1. Introduction
In recent decades, the increasing demand for energy as well as the depletion of fossil fuels have urged human beings to switch toward renewable energies, like solar and wind, which are clean, renewable, vast, and free. The low DC output voltage of solar panels can be enhanced by step-up DC–DC converters and then converted to AC by inverters to feed the AC loads. The traditional two-level inverters usually require a large input DC voltage and bulky filters to reduce or cancel the low-order harmonics existing in the output voltage. The large voltage stress on switching devices, large switching losses, high common-mode voltage, and high total harmonic distortion of the output voltage are other demerits of the traditional two-level inverters. They also lack the voltage-boosting capability. On the other hand, the multilevel inverters (MLIs) as a new generation of power electronic converters are gaining remarkable popularity that originates from their inherent merits like having a simple structure, low harmonic content, high quality of output voltage, low voltage stress on the devices and load, and low electromagnetic interference (EMI) [
1].
The classic MLIs are categorized into three families of Cascaded H-Bridge (CHB), Flying Capacitor (FC), and Neutral Point Clamped (NPC) inverters, which can suitably be applied in high power/voltage applications. Similar to traditional two-level inverters, they lack boosting capability. They also require a large number of devices to reach a higher number of levels. Furthermore, the latter two families require extra circuitry or control strategy to balance the charge of the capacitors [
2].
The prior motivation in the development of new MLI structures is to reduce the number of required isolated DC sources as the most bulky, heavy, and costly parts [
3]. This purpose can be satisfied by employing “DC–link” or “switched” capacitors. The former can provide the desired number of levels by reduced sources, but still misses the voltage-boosting ability. The switched-capacitor MLIs (SCMLIs) not only fulfill the “reduced-device” and “step-up capability” criteria but can also provide the natural voltage balancing of capacitors [
4,
5]. On the other hand, for high output power applications, large capacitances are required to suppress the voltage ripple of capacitors, which leads to bulky and costly structures. That is why the application of SCMLIs is usually limited to low/medium output powers, like residential applications.
In the literature, different SCMLI topologies have been presented for various on/off-grid applications. The availability of the Common Ground Point (CGP) as well as the voltage-boosting capability are essential features for PV–fed grid-tied inverters. The former feature tackles the leakage current of the PV panel, whereas the latter helps to further increase the low DC output voltage of the PV panel.
The authors of [
6] present a triple-boosting seven-level SCMLI for renewable energy applications, which lacks the Common Ground Point (CGP) and requires a load-side H-bridge to form a bipolar output voltage waveform. Thus, four of the switches have to withstand the Maximum Output Voltage (MOV). Two modified versions have been presented in [
7,
8] that produce seven levels with a 1.5 boosting factor, where none of the switches withstand the MOV. The CGP feature has been missed. Two double-gain nine-level SCMLIs missing the CGP are presented in [
9,
10] that employ two half bridges to generate the negative levels. The two switches of [
9] are exposed to the stress of the MOV, where none of the switches in [
10] have to withstand the MOV. A common-grounded five-level SCMLI with a double boosting factor is presented in [
11], where the switches suffer from large voltage stress. The two bidirectional switches (
SB1,
SB2) have to withstand the MOV. The voltage stress of the
S2 and
S3 switches is even greater than the MOV. A hybrid double-gain nine-level inverter including two switched-capacitor and flying-capacitor cells is presented in [
12], which requires extra pre-charging circuitry for the charge balancing of the flying capacitor. Two quadruple-gain nine-level SCMLIs are presented in [
13,
14], which require an H-bridge to form the bipolar voltage waveform. Accordingly, the CGP feature is missed, and four switches have to tolerate the MOV.
As mentioned before, the SCMLIs are widely used in grid-connected PV applications [
15]. A highly efficient common-grounded three-level SCMLI is presented in [
16] for grid-tied PV applications that benefit from a low-size and eliminated leakage current but lack voltage-boosting ability. Another three-level inverter with more switches (compared to [
16]) and similar features is presented in [
17,
18,
19] that provides double voltage-boosting ability. The authors of [
20] present a common-grounded double-gain five-level SCMLI, where the maximum voltage stress of the semiconductors is even greater than the MOV. Two common-grounded five-level SCMLIs are presented in [
21,
22] that their performance depends on the magnitude of the input source and can operate in dual modes of the buck or boost.. In the boost operational mode, the converters provide double voltage gain, while four switches have to withstand the MOV. Other similar common-grounded five-level SCMLI structures are presented in [
23,
24] that can operate only in step-up mode with a double voltage-boosting factor. In both converters, there are three switches withstanding the voltage of the MOV, but in [
23] one of the switches (
S6) has to tolerate twice the MOV, which is the main drawback of this converter. The converter presented in [
24] can be extended to accomplish seven levels with a triple voltage-boosting factor. A reduced-component common-grounded five-level SCMLI is presented in [
25] that lacks voltage-boosting ability. The authors of [
26] present a seven-level SCMLI structure with an eliminated leakage current and a voltage-boosting factor of 1.5. The voltage stress of all semiconductors is within the input source voltage.
This paper proposes a common-grounded switched-capacitor seven-level inverter with eliminated leakage current that can be well-applied in grid-connected PV applications. The proposed topology provides a triple voltage-boosting factor, which is very beneficial in enhancing the low output voltage of PV to higher values. The proposed inverter benefits from the natural voltage balancing of the capacitors, which tackles the need for auxiliary circuitry or complicated control mechanisms. The proposed inverter can efficiently supply the pure–inductive or resistive–inductive load types with a variety of power factors, from zero to unity.
In the following sections, the configuration and operational principles of the proposed TLTB7LI are presented. Then, the employed PCC control scheme is elaborated upon.
Section 4 provides a comparative analysis. In
Section 5 and
Section 6, the duty cycle calculation and design considerations of the proposed TLTB7LI are given. The experimental results are presented in
Section 7. Finally, the conclusions are drawn in
Section 8.
2. The Proposed Seven-Level Inverter
Figure 1a depicts the proposed single-phase transformer-less seven-level inverter that utilizes a single DC source, eight switches, three capacitors, and two diodes. Switches
S2 and
S3 are bidirectional blocking unidirectional conducting switches that can be realized by IGBTs without an anti-parallel diode or by reverse blocking IGBTs. The others are unidirectional blocking bidirectional conducting switches, which can be implemented by MOSFETs or IGBTs (with an anti-parallel diode).
Table 1 presents the switching states of the proposed inverter and its capacitors’ charging/discharging status. In this table, the “green” arrow corresponds to the charge of the capacitors and the “red” arrow corresponds to the discharge state of the capacitors.
Figure 1b–h also show the equivalent circuit of the proposed inverter during different operational modes, where the “blue” line shows the capacitors’ charging path, the “red” line shows the active power flow path, and “green” line shows the reactive power flow path for grid/load current. Based on
Figure 1b and
Table 1, during the first state, the zero-voltage level is produced on the grid, where two different flow paths are available for the positive and/or negative grid current. In this state, the series connection of
C1,
C2, and the input source is paralleled with
C3, which charges it to the sum of
VC1,
VC2, and
Vin. Thus,
C3 is charged to 3
Vin. In the second state,
Vout =
Vin is generated, where
C2 is paralleled with the input source and is charged to
VC2 =
Vin (
Figure 1c). In the third state,
C2 is cascaded with the source and
Vout = 2
Vin is produced on the load side. Meanwhile,
C1 is paralleled with the source and is charged to
VC1 =
Vin (
Figure 1d). In the fourth state, the input source,
C1, and
C2 are cascaded and produce
Vout = 3
Vin on the load, where
C3 is paralleled with the series connection of
Vin,
C1, and
C2 and is charged to
VC3 = 3
Vin (
Figure 1e).
Figure 1f presents the fifth state, where
Vout =
Vin +
VC2 −
VC3 = −
Vin is generated. Simultaneously,
C1 is connected in parallel with the source and is charged to
VC1 =
Vin. In the sixth state,
Vout =
Vin −
VC3 = −2
Vin is generated on the load port, where
C2 is paralleled with the source and is charged to
VC2 =
Vin (
Figure 1g). During the seventh state,
C3 is paralleled with the load and produces
Vout = −
VC3 = −3
Vin, where
C1 is charged by the source to
VC1 =
Vin (
Figure 1h). Thus, the voltage of the
C1–
C3 capacitors is naturally balanced, respectively, to
Vin,
Vin, and 3
Vin. The peak output voltage of the proposed seven-level inverter is
Vo,max = 3
Vin, which leads to a triple boosting factor.
Figure 1 confirms that the appropriate flow paths are available in the proposed seven-level inverter for positive and/or negative grid currents during all seven possible operational states, which confirms the reactive power transfer capability of the proposed inverter in grid connection applications. The voltage stresses (
VS) of the semiconductors are as follows:
S1:
Vin,
S2:
Vin,
S3:
Vin,
S4: 2
Vin,
S5: 2
Vin,
S6: 3
Vin,
S7: 3
Vin,
S8: 3
Vin,
D1: 2
Vin, and
D2: 3
Vin. The Total Voltage Stress (
TVS) is 21
Vin. The per unit of
TVS is equal to 7, as shown in (1).
3. PCC Control Scheme
In the literature, current controllers have become more widely used than other control methods in the transformer-less PV inverters. This is because current controllers have proven to be very quick and reliable, with almost no errors that persist over time in various situations within the grid. Meanwhile, the Peak Current Controller (PCC) method is a widely recognized type of traditional hysteresis current controller method. The general block diagram of the PCC control approach for the suggested inverter is shown in
Figure 2. The suggested control system enables the injected current to accurately follow the desired reference current’s sinusoidal shape. Furthermore, as there are no conventional proportional–resonant or proportional–integrator controllers employed in this method, the injected current remains highly resilient under dynamic conditions.
Figure 2 assumes that a PV panel with an MPPT block is present at the primary stage of the suggested inverter. The other main component of the system is the PCC unit, which serves as the controller block. It is possible to activate the power switch gates and control the active and reactive power injected into the grid. In general, the primary goal of this system is to inject a regulated current into the grid. To ensure the injected current has a rapid and reliable response, a phase-locked loop (PLL) system can be utilized as shown in
Figure 2. This unit determines the suitable amplitude and phase for the grid.
As depicted in
Figure 2, the inverter’s filter (
Lf) generates enough phase difference between
vout and
vg, whose difference enables power to be infused into the grid. Moreover, the maximum output power of a PV system is obtained by measuring the PV’s voltage and current and using a proper MPPT method. Afterward, the required phase and amplitude of the injected current (
ig), which serves as the current reference (
iref), is determined based on the desired active and reactive power values. In other words, the quantity of
iref relies on
Pref and
Qref. Subsequently,
iref is sent to the current controller block, and the PCC technique is implemented. Within the sampling time according to switching frequency (
fsw), the measured current of the grid (
ig) is compared with the reference current generated by the MPPT and PLL units. The switching patterns of the power switches involved are extracted by comparing
iref with the measured value of
ig as depicted in
Figure 3 for the non-unity power factor (
PF). From the PCC block, the slope and value of
ig must be identified by examining the desired reference and measured currents during the sampling frequency so a comparison can be made. In order to produce seven different output voltage levels, it is necessary to define operating zones based on
vg in relation to
Vdc. This definition of operating zones serves as the second input data for the suggested PCC method. After analyzing
ig and taking into account the specified operating zones, the switching pulses for the switches of the suggested inverter are derived. In the following, the functional principles of the suggested PCC technique in active power mode (
PF = 1) and reactive power mode (
PF ≠ 1) are explained. In
Figure 3, the PCC technique produced seven levels of output voltage within six specified zones at
PF ≠ 1.
Figure 3 shows typical waveforms of
ig,
iref,
vg, and
vout, under the
PF ≠ 1 mode. It is apparent that the system’s performance is determined by the instantaneous polarity of
vg. In the
PF ≠ 1 mode, the required angle and amplitude of
iref should be identified first to create a proper reference waveform. The reference current has no influence on the six operating zones. It is necessary to identify in advance the particular zone that corresponds to the location of
vg relative to the input voltage. However, in this mode, the direction of the injected current is from the grid to the inverter, so the polarity of
Lf must be reversed. Once the measured value of
ig at each operating zone exceeds
iref, the upper output voltage level for each operating zone (
vout,u) must be created to change the slope of the grid transition. Conversely, whenever
ig is less than
iref, a lower output voltage level for each operating zone (
vout,l) must be generated. By making this switching transition, it is possible to fulfill the volt–second balanced principle of the inductor. At
PF = 1, the injected current flows from the inverter to the grid; when the instant value of
ig exceeds
iref in each operating zone, the slope of
ig will trend upwards. To maintain volt–second balance in
Lf, the PCC generates a
vout,l. Conversely, when the instant value of the injected current is less than the reference current, the slope will trend downwards, and
vout,u is set. Figure 6 from reference [
27] shows the implementation method of the PCC block.
4. Comparison
This section evaluates the superiority of the proposed seven-level inverter over its seven-level counterparts (presented in [
28,
29,
30,
31,
32,
33,
34,
35,
36,
37,
38,
39,
40,
41,
42]) by performing a comprehensive analysis from the viewpoints of a number of devices, boosting factor (
BF), natural voltage balancing of capacitors (
NVB), per unit of the maximum voltage stress on the switching devices (
MVSpu), per unit of the total voltage stress (
TVSpu), inductive load feeding capability (
ILF), availability of a Common Ground point (
CG), H-Bridge requirement for negative level generation (
HB), and Cost Function (
CF).
Table 2 presents the comparison results. In the implemented prototype of the proposed topology, the unidirectional conducting switches (
S2–
S3) have been realized by the series connection of a MOSFET and a diode, leading to two extra diodes, which have been considered in the comparisons. Moreover, to perform a fair comparison, only single-source (switched-capacitor, flying capacitor, or active neutral point clamped) seven-level topologies have been considered. The information presented in
Table 2 has been shown as plots in
Figure 4 to provide a better and clear view. According to
Figure 4a, the topologies proposed in [
28,
31,
34,
35] lack the boosting ability, where the topologies in [
28,
31] operate as step-down inverters with the peak output voltage being less than the input voltage, and those in [
34,
35] provide a peak output voltage equal to the input voltage, leading to unity gain. The proposed topology and those in [
29,
30,
32,
33,
36,
37,
38,
39,
40,
41,
42] are step-up inverters. The proposed topology and those in [
30,
33,
37,
40,
42] provide triple boosting factor, which is the highest value among considered structures. Based on
Figure 4b, the proposed inverter uses 8 IGBTs, as in [
33,
39], which is the minimum number among step-up converters. Also, according to
Figure 4c, the proposed inverter requires only eight switches (and gate-drivers), which is the second least value among considered step-up inverters. From this point of view, [
35] requires only six switches and gate-drivers among non-step-up topologies. As seen from
Figure 4d, among boost inverters, [
41] uses four capacitors to produce seven levels and a 1.5 boosting factor, while [
30,
33,
37,
42] require only two capacitors to provide the same levels and a triple boosting factor. On the contrary, the proposed seven-level triple-boosting topology requires three capacitors.
Should the RB-IGBTs be applied toward realizing the unidirectional conducting switches (
S2,
S3), the proposed inverter will require only two diodes. However since the series connection of MOSFET and diode has been used for implementing the
S2–
S3 switches, the number of required diodes for the proposed inverter is four. Based on
Figure 4e, among step-up topologies, [
39] uses four diodes while [
30,
32,
36,
37,
38,
41] do not require any diode. The voltage balancing of the capacitors in the proposed and existing boost inverters [
29,
30,
32,
33,
36,
37,
38,
39,
40,
41,
42] takes place naturally, but in non-boosting inverters [
28,
31,
34,
35], an extra control strategy or an auxiliary circuitry is required. The highest voltage stress (per unit) of semiconductors in [
30] is only 0.33, which is mainly because of its numerous employed switching devices (
Ns = 14,
NIGBT = 16).
The peak per unit voltage stress on switching devices of [
28,
29,
32,
36,
37,
38,
39,
41] is about 0.67. The amount of this parameter for the proposed inverter is the same as that of [
31,
35,
40,
42] which is 1. The minimum TVS (per unit) among the considered boost inverters belongs to [
29,
32], which is 4.33. The TVS on semiconductors of the proposed inverter is 7, which is higher than others. As seen, the reduced-switch topologies (like the proposed topology) usually have large peak voltage stress and an accordingly large TVS on their semiconductors. All considered topologies, including the proposed inverter, are capable of feeding any load types (zero to unity power-factor loads). This property is essential, especially for grid-connected applications, where reactive power is required to be transferred. Among the considered topologies, the proposed inverter is the only one that benefits from a common-ground point, which accordingly eliminates the leakage current without any extra circuitry and/or complicated control strategy in PV applications. The topologies in [
33,
42] require an H-bridge at the load side to produce the negative voltage levels, where the H-bridge switches are exposed to peak output voltage stress. The proposed inverter and other structures do not require an H-bridge. To perform cost comparisons, the Cost Function (
CF) used in [
43] has been employed, as shown in (2). The
CF analysis has been conducted for the
TVS weighting coefficients of
α = 0.5 and
α = 1.5.
According to the comparative analysis, for α = 0.5 and α = 1.5, the proposed TLTB7LI has the fourth and fifth lowest CF among the considered 16 structures, respectively.
5. Duty Cycle Calculation for the Proposed Seven-Level Inverter
The output voltage of the inverter and the grid voltage are shown in
Figure 5. It can be seen from
Figure 6 that the output voltage of the inverter can be divided into six working zones. Working zones
Z1 to
Z3 correspond to the positive half cycle and working zones
Z4 to
Z6 correspond to the negative half cycle. The voltage and current of the grid in unity power factor can be expressed as follows:
In working Zone 1, the grid voltage changes between 0 and +
Vin. In order to calculate the duty cycle in this zone, the voltage balance equation for the output filter inductor
Lf can be written as follows:
By simplifying (5), the duty cycle in Zone 1 is expressed as follows:
In relation to (5),
Ts is the switching period of the inverter. In working Zone 2, the grid voltage changes between
Vin and 2
Vin, and in working Zone 3, the grid voltage changes between 2
Vin and 3
Vin. By writing the voltage balance law in the output filter inductor
Lf and simplifying it, the duty cycle of the proposed inverter in Zones 2 and 3 is expressed as follows.
In relation to (8),
T is the period time of the grid voltage. It is noted that the duty cycle in Zones 4, 5, and 6 is equal to Zones 1, 2, and 3, respectively, and their recalculation is omitted. Also, in order to calculate
t1 and
t2, the following equations can be used:
7. Experimental Verifications
In order to evaluate the performance of the proposed inverter and also confirm the theoretical analysis carried out in this paper, a number of experimental results are given in this section. These results are given in steady state and transient conditions so that the performance of the proposed inverter can be evaluated in different working conditions.
Table 3 shows the active and passive elements as well as other specifications used in this section. The switches used in the experimental results section are G3R40MT12K and the diodes used are APT75DQ60BG. A TLP250 gate driver is also used to control switching on and off. A Texas Instrument microcontroller of the TMS320F28069 series has been used to control the proposed inverter and generate PWM pulses for the gate of the switches. A Chroma power supply of Model 62024P-600-8 is used to feed the input voltage of the proposed inverter, and its value is set at 133 V. Furthermore, the resistance value of the output load is 62 Ω. In
Figure 6, the experimental setup of the proposed seven-level inverter is shown.
Figure 6.
Experimental setup of proposed seven-level inverter: (1) C1; (2) C2; (3) C3; (4) Lf; (5) power board, gate-driver cards, and heatsink; (6) TMS320F28069 microcontroller and interfacing board; (7) current prob; (8) chroma power supply; (9) power supply for gat-driver cards and interfacing board; (10) oscilloscope; (11) CCS12.3.0 software.
Figure 6.
Experimental setup of proposed seven-level inverter: (1) C1; (2) C2; (3) C3; (4) Lf; (5) power board, gate-driver cards, and heatsink; (6) TMS320F28069 microcontroller and interfacing board; (7) current prob; (8) chroma power supply; (9) power supply for gat-driver cards and interfacing board; (10) oscilloscope; (11) CCS12.3.0 software.
Due to the fact that the inverter is a switched-capacitor type, there is no need for an additional controller to balance the voltage of the capacitors and there is a natural voltage balance.
Figure 7 shows the performance of the proposed inverter only in a steady state.
In order to generate a sinusoidal voltage and current at both ends of the output load, an
LC filter with an inductor value of 1.5 mH and a capacitor of 2.2 µF has been used. The switching frequency of the inverter is set to 20 kHz.
Figure 7a shows the seven-level output voltage along with the load current. In fact, this figure shows the output voltage of the inverter before the filter, while the current shown is the current passing through the resistance of the output load.
Figure 7b shows the inverter output voltage and the load voltage. According to this figure, the peak value of the seven-level output voltage is equal to 400 V, while the peak value of the load voltage is approximately 311 V, which corresponds to 220 V
rms.
Figure 7c shows the load voltage and current for the proposed inverter. In this figure, the peak current of the load is 5 A and the peak voltage of the load is 311 V. Therefore, the output power is 0.77 kW. According to
Figure 7a–c, the proposed inverter is able to produce a seven-level voltage at the output and a sinusoidal voltage at the load.
Figure 7d shows that each of the capacitors of
C1 and
C2 are charged to the input voltage.
In order to show the performance of the inverter in transient mode and step change in the output power,
Figure 8 is given. In
Figure 8a,b, the inverter output voltage and load voltage along with load current are shown in step change mode in the load power. In these figures, the peak value of the load current has increased from 2.5 A to 5 A, which causes the power to increase from 0.38 kW to 0.77 kW. According to
Figure 8a,b, in the condition of the step change in the value of output power, the load voltage and the output voltage of the inverter are stable. In order to show how the inverter turns on with the load,
Figure 8c is given.
Figure 8d also shows the output voltage and load current when the inverter is turned off. According to these figures, the proposed inverter does not have a transient mode when it is switched on and off. It is also important to note that in
Figure 8c, the inverter capacitors are initially charged. In order to show the voltage of capacitors
C1,
C2, and
C3 in step change conditions in the load,
Figure 9a–c are shown. In this figure, the load power has been changed from 385 W to 770 W. In
Figure 9a, the voltage of capacitor
C1 is shown along with the load current. The peak current has increased from 2.5 A to 5 A, which increases the output power from 385 W to 770 W. According to this figure, the voltage of capacitor
C1 at the moment before and after the step change of the load is still fixed at its nominal value and only the ripple of the capacitor voltage has increased after increasing the output power.
In
Figure 9b,c, the voltage of capacitors
C2 and
C3 is shown along with the load current, respectively. It can be seen from these figures that the voltage of capacitors
C2 and
C3 at the moments before and after the step change still have a constant value and only their voltage ripple value has increased.
Figure 9d shows the voltage stress of switches
S1 and
S2. According to this figure, the voltage stress of switch
S1 is twice the input voltage. It can also be seen from
Figure 9d that the voltage stress of switch
S2 is equal to the input voltage and is also bidirectional. In other words, this switch blocks the voltage on both sides. In
Figure 10a, the voltage of capacitor
C3 is shown along with the voltage stress of diode
D2. It can be seen that capacitor
C3 is charged to three times the input voltage. Moreover, the voltage stress of diode
D2 is triple that of the input voltage.
Figure 10b shows the voltage stress of switches
S3 and
S4.
According to
Figure 10b, the voltage stress of switch
S3 is equal to the input voltage and the voltage stress of switch
S4 is twice the input voltage. Furthermore, the voltage stress of switch
S3 is bidirectional.
Figure 10c is given to show the voltage stress of switches
S5 and
S6. According to this figure, the voltage stress of switch
S5 is twice the input voltage and the voltage stress of switch
S6 is three times the input voltage.
Figure 10d is given to show the voltage stress of switches
S7 and
S8. The voltage stress of each of the switches,
S7 and
S8, is three times the input voltage. Finally,
Figure 11a shows the performance of the proposed inverter at the moment of connecting the load to the output terminal. In this figure, the load enters the circuit at the instant
ωt = 0. For this purpose, two MOSFET switches have been used back-to-back so that they can direct the current on both sides. According to this figure, the output voltage of the proposed inverter is stable at the moment of entering the load.
Figure 11b shows the output load is disconnected from the circuit at the moment when
ωt = 2π.
Finally, in
Figure 11c, a very intense step change has occurred at the output terminal of the inverter. In this figure, the output load current has reached its maximum value of 5 A from zero. According to this figure, the output voltage of the inverter has a stable voltage in different conditions of step change and can feed the load connected to the output terminal. To evaluate the efficiency of the proposed inverter in different operating points, PSIM_2022.2 software has been used. In the simulation process, the parameters used in the simulation environment are the same as the ones used in the experimental setup.
Figure 12 shows the efficiency diagram of the proposed converter for different output powers and different input voltages. In
Figure 12a, the proposed converter works in the seven-level mode and the input voltage is 133 V. In this mode, the proposed inverter is in the boosting mode and the maximum efficiency occurred at the output power of 0.3 kW and is equal to 96.3%. In
Figure 12b, the input voltage is equal to 200 V, and the proposed inverter works in the five-level mode. In this case, the converter is in the boosting mode. The maximum efficiency occurred at 0.2 kW and is equal to 98.5%. In
Figure 12c, the efficiency of the converter is shown for the input voltage of 400 V. The converter works in the three-level mode and the maximum efficiency is equal to 99% and occurred at an output power of 0.8 kW. Finally, in
Figure 12d, the loss breakdown related to the proposed converter is shown as a percentage. According to this figure, 46% of the total losses of the converter are related to the power switches, and the rest of the losses are related to other components.
Figure 13 shows the injected current to the grid and its FFT analysis at an output power of 0.77 kW [
44,
45]. According to the IEEE-1547 standard [
46], the injected current to the grid in grid-connected inverters should be less than 5%. As shown in
Figure 13, the THD of the current is approximately 1.51%, which is lower than the IEEE-1547 standard limit. Additionally,
Figure 14 shows the FFT analysis of the inverter’s output voltage before the output filter. According to this figure, the peak output voltage is 400 V and the main harmonic voltage is 311.2 V. The THD of the output voltage is 25.65%.