



# Article Fabrication of Sn@Al<sub>2</sub>O<sub>3</sub> Core-shell Nanoparticles for Stable Nonvolatile Memory Applications

# Jong-Hwan Yoon

Department of Physics, College of Natural Sciences, Kangwon National University, 1 Kangwondaehak-gil, Chuncheon, Gangwon-do 24341, Korea; jhyoon@kangwon.ac.kr; Tel.: +82-10-6393-8466

Received: 30 August 2019; Accepted: 23 September 2019; Published: 24 September 2019



**Abstract:** Sn@Al<sub>2</sub>O<sub>3</sub> core-shell nanoparticles (NPs) with narrow spatial distributions were synthesized in silicon dioxide (SiO<sub>2</sub>). These Sn@Al<sub>2</sub>O<sub>3</sub> core-shell NPs were self-assembled by thermally annealing a stacked structure of SiO<sub>x</sub>/Al/Sn/Al/SiO<sub>x</sub> sandwiched between two SiO<sub>2</sub> layers at low temperatures. The resultant structure provided a well-defined Sn NP floating gate with a SiO<sub>2</sub>/Al<sub>2</sub>O<sub>3</sub> dielectric stacked tunneling barrier. Capacitance-voltage (C-V) measurements on a metal-oxide-semiconductor (MOS) capacitor with a Sn@Al<sub>2</sub>O<sub>3</sub> core-shell NP floating gate confirmed an ultra-high charge storage stability, and the multiple trapping of electron at the NPs, as expected from low-*k*/high-*k* dielectric stacked tunneling layers and metallic NPs, respectively.

Keywords: core-shell nanoparticle; stacked tunneling layer; nonvolatile memory; charge retention

## 1. Introduction

In recent years, the demand for smaller nonvolatile memory (NVM) devices with higher operating speeds, larger storage capacities, and higher data storage stabilities has significantly increased. When designing and preparing such NVM devices, three important factors should be considered. Firstly, a floating gate consisting of discrete charge traps (nanocrystals (NCs)) [1,2] can be used, where charges trapped at discrete sites are more stable, due to no or little charge loss taking place at a floating gate through a single leakage path in the tunneling oxide. This allows the scaling of devices to smaller dimensions by reducing the tunneling oxide thickness. Secondly, metallic NCs can be employed as discrete charge sites [3–5], which reduce the spurious effects caused by traps at the NCs/oxide interface, and enhance the charge storage capacity due to multiple electron trapping at the NCs [3]. Thirdly, a low-k/high-k dielectric stacked tunneling oxide barrier can be employed instead of a single dielectric layer of SiO<sub>2</sub> [6–8], with one example including SiO<sub>2</sub>/Al<sub>2</sub>O<sub>3</sub>, which produces a device exhibiting a high charge storage stability. These three factors can be achieved in a facile manner by forming metal@high-k dielectric core-shell nanoparticles (NPs) between tunneling and control oxide layers. Recently, we observed that an Al<sub>2</sub>O<sub>3</sub> high-k dielectric can be easily formed by the thermal annealing of a SiO<sub>x</sub>/Al bilayer at 550 °C [9]. This observation was employed to form metal/Al<sub>2</sub>O<sub>3</sub> core-shell NPs in SiO<sub>2</sub>, which results in the metal NC floating gate with a low-*k*/high-*k* dielectric stacked tunneling layer.

Thus, we herein report the self-assembly of Sn@Al<sub>2</sub>O<sub>3</sub> core-shell NPs between tunneling, and control SiO<sub>2</sub> layers by the thermal annealing of a stack of SiO<sub>x</sub>/Al/Sn/Al/SiO<sub>x</sub> sandwiched between two SiO<sub>2</sub> layers at low temperatures below 550 °C. This method should allow a facile resolution of the three key points mentioned above to improve the performances of NVM devices. In particular, we expect that the low-temperature fabrication technique described herein is a promising alternative to produce future NVM devices, including flexible memory devices.

#### 2. Materials and Methods

Sn@Al<sub>2</sub>O<sub>3</sub> core-shell NPs were formed in SiO<sub>2</sub> by the thermal annealing of a stacked structure of SiO<sub>x</sub>/Al/Sn/Al/SiO<sub>x</sub> sandwiched between two SiO<sub>2</sub> layers. The SiO<sub>x</sub> layers were used for the facile formation of the Al<sub>2</sub>O<sub>3</sub> phase. The required stacked structures for core-shell NP formation were produced as follows. A thin SiO<sub>2</sub> layer, which acts as a tunneling barrier, was initially grown on the Si substrate, and a thin SiO<sub>x</sub> layer was deposited on the obtained SiO<sub>2</sub> layer. Subsequently, a thin Al layer, a thin Sn layer, and a thin Al layer were deposited using a conventional thermal eVaporation system. Finally, a thin SiO<sub>x</sub> layer was grown on the Al/Sn/Al layered structure, followed by the growth of a thick SiO<sub>2</sub> layer which acts as a control gate oxide. The SiO<sub>x</sub> and SiO<sub>2</sub> layers were deposited at a substrate temperature of 300 °C by plasma-enhanced chemical vapor deposition using different fixed flow rates of SiH<sub>4</sub> and N<sub>2</sub>O. The chemical composition of the SiO<sub>x</sub> films were analyzed using energy recoil detection (ERD) spectroscopy. A cross-sectional schematic representation of the stacked structure is shown in Figure 1.

| SiO <sub>2</sub> control layer   |  |
|----------------------------------|--|
| SiO <sub>x</sub>                 |  |
| Al                               |  |
| Sn                               |  |
| Al                               |  |
| SiO <sub>x</sub>                 |  |
| SiO <sub>2</sub> tunneling layer |  |
| Si cubetrata                     |  |

# **SISUDSURALE** Figure 1. Cross-sectional schematic representation of the stacked structure employed in preparation of

the  $Sn@Al_2O_3$  core-shell nanoparticles.

The Sn@Al<sub>2</sub>O<sub>3</sub> core-shell NPs were formed by thermal annealing of the prepared sandwich structure at low temperatures  $\leq$ 550 °C in a quartz-tube furnace with high-purity (99.999%) nitrogen gas at a flow rate of 20 mL/min. The annealing N<sub>2</sub> gas was dried prior to entering the furnace by passing it through a drying canister filled with anhydrous CaSO<sub>4</sub>.

The morphology and microstructure of the core-shell NPs were analyzed by transmission electron microscopy (TEM) using a JEOL JEM-2100F (Jeol, Tokyo, Japan) instrument operating at 200 kV. The chemical compositions of the NPs were analyzed by energy dispersive X-ray spectroscopy (EDX) using an Aztec E-Max<sup>N</sup> (Oxford, High Wycombe, UK) attached to the TEM instrument.

The memory properties of the core-shell NPs were investigated by measuring the Capacitance-voltage (C-V) characteristics using a metal-oxide-semiconductor (MOS) capacitor with floating gates based on Sn@Al<sub>2</sub>O<sub>3</sub> core-shell NPs. The MOS capacitors were prepared by eVaporating Al metal onto a control oxide layer through a mask containing circular holes with an area of 0.09 mm<sup>2</sup>. C-V measurements were carried out using a Keithley 590 CV analyzer (Keithley, Ohio, USA) with a high frequency of 1 MHz at room temperature (~25 °C). The programming and erasing operations were carried out using a Keithley 230 programmable voltage source (Keithley, Ohio, USA).

### 3. Results and Discussion

Core-shell NPs are conventionally synthesized by coating the particle (core) with a potential material (shell) to impart the desired functionality [10]. As an alternative approach, we synthesized core-shell NPs by annealing a stacked structure consisting of two materials corresponding to the core and the shell, with the present Sn@Al<sub>2</sub>O<sub>3</sub> core-shell NPs being synthesized using a stack of Sn and Al layers as the core and the shell materials, respectively. Figure 2 shows the morphology and microstructure of the layered  $SiO_{1,3}/Al/Sn/Al/SiO_{1,3}$  structure sandwiched between two  $SiO_2$  layers (tunneling and control layers) after annealing at 500 °C for 30 min. The thicknesses of the SiO<sub>1.3</sub>, Al, and Sn layers are 7, 3, and 2 nm, respectively, while the thicknesses of tunneling and control SiO<sub>2</sub> layers are ~9 and ~35 nm, respectively. Figure 2a shows the overall cross-sectional transmission electron microscope (XTEM) image, and its corresponding magnification is shown in Figure 2b, where the white square represents the NP selected for detailed microstructural analysis. The images clearly show the presence of dark NPs, which are approximately spherical in shape and almost uniform in size, which are distributed from 7.4 to 8.9 nm in diameter. The average diameter is approximately 8.3 nm. Moreover, it is eVident that the spatial distribution of the NPs is also narrow, thereby demonstrating the efficacy of the technique for preparing NC floating gate structures for NVM devices. Indeed, a well-defined NP monolayer with a narrow spatial distribution is essential for the fabrication of such floating gate devices.



**Figure 2.** TEM images of the stacked SiO<sub>1.3</sub>/Al/Sn/Al/SiO<sub>1.3</sub> structure sandwiched between two SiO<sub>2</sub> layers after annealing at 500 °C for 30 min. (a) Low- and (b) high-magnification images; (c) high-resolution TEM image of the nanoparticle (NP) indicated by the white square in (b); and (d) fast Fourier transform (FFT) pattern associated with the lattice structure in (c).

To identify the phase of the NPs, high-resolution TEM (HRTEM) and electron diffraction (ED) measurements were performed on individual NPs. Figure 2c,d shows a representative HRTEM image and its associated fast Fourier transform (FFT) pattern, respectively, which were obtained from the NP indicated by the white square. The HRTEM image clearly shows that the NP has a well-defined boundary and a regular lattice structure consistent with it being a single crystal phase. In addition, the lattice structure reveals an inter-planar lattice spacing of 0.286 nm, as labelled in the image. This value agrees well with the inter-planar distance between the (200) planes of a  $\beta$ -Sn crystal. Furthermore, the FFT image shows bright diffraction spots due to single crystal lattice planes. Using the relationship,  $r_2/r_1 = (h_2^2 + k_2^2 + l_2^2)/(h_1^2 + k_1^2 + l_1^2)$ , where  $r_1$  and  $r_2$  are the distances from the center (C) to spots 1 and 2, respectively, and  $(h_1, k_1, l_1)$  and  $(h_2, k_2, l_2)$  are the Miler indexes of the crystal planes corresponding to spots 1 and 2, respectively, indexing of the crystallographic plane corresponding to each spot in the FFT pattern showed that spots 1 and 2 are consistent with the (200) and (400) crystal planes in the Sn crystal. These results unambiguously demonstrate that the self-assembled NPs are composed of the  $\beta$ -Sn phase of a single-crystal structure with preferential [100] orientation.

To identify the exact phase around the NPs, EDX analyses were performed on individual NPs. Thus, Figure 3b,c show representative EDX mapping images of the Sn and Al present in the NPs shown in the TEM image of Figure 3a, respectively. These mapping images clearly show that the two elements are distributed in a nearly circular shape with a co-center, where the distribution radius of Sn is smaller than that of Al. These mapping data demonstrate that Sn is located in the inner region (core) of the NPs while Al is located on the outer region (shell) of the Sn core, supporting the premise that the prepared NPs are composed of a core-shell structure. This conclusion is further confirmed by the EDX line scans of Sn and Al.



**Figure 3.** (a) TEM image used for the EDX mapping scans; (b,c) mapping images of Sn (yellow line) and Al (green line), respectively; (d) TEM image and guide line for the EDX line scans; (e) EDX line scanning spectra of Sn and Al; and (f) EDX line scanning spectrum of O.

More specifically, Figure 3e shows representative EDX line scanning spectra of Sn and Al, which were obtained from line scans along the yellow line shown in the TEM image (Figure 3d). As indicated, the spectrum of Sn exhibits a symmetric shape with a peak at the center of the NP, which is consistent with the spectrum expected for a solid sphere composed of Sn atoms alone. In the case of Al, the EDX intensity is higher in the outer regions of the NP and presents a saddle-shaped symmetry. This feature is also in good agreement with that expected for a spherical shell. These line scanning data therefore support our above conclusion that the NPs are composed of a core and a shell, of which the main chemical components are Sn and Al, respectively.

To better understand the exact chemical composition of the Al-containing shell, EDX line scanning of O was performed. As shown in Figure 3f, a saddle-shape spectrum was observed similar to that observed in the Al spectrum, indicating that oxygen atoms are also present in the shell. This in turn suggests that the shell contains a composite phase composed of Al and O. The image shows that the thickness of the shell is approximately 7 nm. It should be noted that Al is generally known to dissociate SiO<sub>2</sub> since the Al–O bond is stronger than the Si–O bond [11]. In particular, off-stoichiometric silicon oxide, SiO<sub>x</sub>, contains silicon oxide phases whose Si binding energy is lower than that of SiO<sub>2</sub> (103.3 eV) [12,13], and so Al–O bonds can be more easily generated in the Al/SiO<sub>x</sub> system than in the Al/SiO<sub>2</sub> system. In addition, previous studies [9,14,15] have reported that Al<sub>2</sub>O<sub>3</sub> is the main product of the chemical reaction between Al and SiO<sub>x</sub>, and so based on the above facts, it was apparent that the shell was composed mainly of Al<sub>2</sub>O<sub>3</sub>, thereby giving a Sn@Al<sub>2</sub>O<sub>3</sub> core-shell nanostructure for the self-assembled NPs. In addition, this mechanism acts as a constraint to ensure that the Sn@Al<sub>2</sub>O<sub>3</sub> core-shell NPs are formed between two SiO<sub>2</sub> layers, and this was confirmed by the formation of the well-defined NP monolayer as shown in Figure 1.

The preparation of Sn@Al<sub>2</sub>O<sub>3</sub> core-shell NPs between two SiO<sub>2</sub> layers results in the formation of a metal (Sn) NC floating gate with a low-k (SiO<sub>2</sub>) and high-k (Al<sub>2</sub>O<sub>3</sub>) dielectric stacked tunneling barrier. Thus, Figure 4a,b shows schematic representations of the Sn@Al<sub>2</sub>O<sub>3</sub> core-shell NP sandwiched between tunneling, and control SiO<sub>2</sub> layers along with the related band diagram. This structure can potentially improve the performance of the NVM devices, and so we were interested in examining the memory characteristics, especially the charge storage stability, of a Sn@Al<sub>2</sub>O<sub>3</sub> core-shell NP floating gate using an MOS capacitor structure. Figure 4c shows the C-V curves measured before programming (dark yellow line), immediately after programming (blue line), and 20 d after programming (yellow line). Here, a high programming gate voltage was used to store as much charge as possible in the floating gate in order to more accurately check the charge storage stability. The programming was achieved by applying a gate voltage of +30 V for 1 s, which caused a large shift of the C-V curve by ~6.5 V.



**Figure 4.** (**a**) Cross-sectional schematic representation of an Sn@Al<sub>2</sub>O<sub>3</sub> core-shell nanoparticle embedded between tunneling and control SiO<sub>2</sub> layers; (**b**) the band diagram associated with the core-shell structure shown in (**a**); and (**c**) Capacitance-voltage (C-V) curves over time after charging a Sn@Al<sub>2</sub>O<sub>3</sub> core-shell NP floating gate. No shift in the C-V curve is observed 20 d after charging.

From the C-V data, we initially estimated the number (*n*) of electrons stored on a single Sn NC using the simple formula  $\Delta V = \frac{d}{\epsilon_{os}}Q_t$ , where  $\Delta V$  is the voltage shift of the C-V curve upon application of a charge  $Q_t$ , which in turn is the total charge stored in the NP floating gate corresponding to the area of the gate electrode (*A*). In addition, *d* is the distance between the NC floating gate and the gate electrode, and  $\epsilon_{os}$  is the dielectric permittivity of SiO<sub>2</sub> [16]. Using  $\Delta V = 6.5$  V, A = 0.09 mm<sup>2</sup>, d = 35 nm, and an areal density of Sn NCs,  $1.5 \times 10^{12}$  cm<sup>-2</sup>, which was estimated using the TEM image shown in Figure 2b, the value of *n* was found to be  $2.6 \times 10^3$ . This value indicates that a large number of electrons were trapped on a single NC, a result expected from metal NCs [3]. In particular, the high multiple trapping of electrons renders it possible to realize multibit memory [17,18] for enhancement of data storage capacity.

Thus, the charge storage stability of the presented Sn@Al<sub>2</sub>O<sub>3</sub> core-shell NP floating gate was explored by monitoring the shift of the C-V curve over time after electron charging on the floating gate. The C-V curve shifts in proportion to the amount of charge stored in the floating gate, and so loss of the charge tapped in the floating gate causes a shift in the C-V curve. In the present case, no shift was observed for the C-V curve eVen 20 d after an electron charging of  $2.6 \times 10^3$  per NC (Figure 4c). This lack of shift in the C-V curve indicates that there is no loss of charge trapped in the floating gate, which in turn implies a significantly more stable charge storage. When no erasing voltage is applied, the electrons trapped in the floating gate can be de-trapped into Si by tunneling emission through the tunneling barrier (as indicated by the dotted line E). In the present case, the SiO<sub>2</sub>/Al<sub>2</sub>O<sub>3</sub> stacked layer acts as a tunneling barrier, where the equivalent oxide thickness [19] of the Al<sub>2</sub>O<sub>3</sub> layer was added to that of the  $SiO_2$  layer. This increase in the thickness of the tunneling gate oxide layer results in a reduction in the electron tunneling emission rate as compared to the case of a single SiO<sub>2</sub> tunneling layer, and so significantly increases the charge retention time, i.e., the charge storage stability. On the other hand, the other memory characteristics, such as programming speed (as indicated by the dotted line P) [6,7], strongly depend on the thickness of the low-k dielectric (SiO<sub>2</sub>) layer. Therefore, these memory characteristics have not been tested here, since it would be worthwhile to examine after optimizing the thickness of the  $SiO_2$  layer. The full memory characteristics of this structure will be examined separately in future studies.

### 4. Conclusions

In conclusion, we successfully developed a simple method to fabricate a Sn nanocrystal floating gate with a SiO<sub>2</sub>/Al<sub>2</sub>O<sub>3</sub> dielectric stacked tunneling barrier that is suitable for highly functional NVM devices. This memory structure was easily formed through the preparation of Sn@Al<sub>2</sub>O<sub>3</sub> core-shell NPs between tunneling and control SiO<sub>2</sub> layers, where the formation of the Sn@Al<sub>2</sub>O<sub>3</sub> core-shell NPs themselves was achieved by thermal annealing of a stack of SiO<sub>1.3</sub>/Al/Sn/Al/SiO<sub>1.3</sub> sandwiched between tunneling and control SiO<sub>2</sub> layers at low temperatures. Importantly, capacitance-voltage (C-V) measurements on a metal-oxide-semiconductor capacitor with a Sn@Al<sub>2</sub>O<sub>3</sub> core-shell NP floating gate confirmed an ultra-high charge storage stability, as expected from low-*k*/high-*k* dielectric stacked tunneling barrier. This study is of relevance as the resulting Sn@Al<sub>2</sub>O<sub>3</sub> core-shell NPs were demonstrated to form a well-defined metallic NC floating gate with a stacked dielectric tunneling layer, and excellent memory characteristics suitable for stable NVM device applications.

**Funding:** This work was supported by the Basic Science Research Program through the National Research Foundation of Korea (NRF) funded by the Ministry of Science, ICT, and Future Planning (Grant Number: 2017R1A2B4008863). The facilities used in this work were in part supported by the central laboratory at the Kangwon National University.

Conflicts of Interest: The author declares no conflicts of interest.

### References

1. Tiwari, S.; Rana, F.; Hanafi, H.; Hartstein, A.; Crabbe, E.F.; Chan, K. A silicon nanocrystals based memory. *Appl. Phys. Lett.* **1996**, *68*, 1377–1379. [CrossRef]

- 2. Mikhelashvili, V.; Meyler, B.; Yoffis, S.; Salzman, J.; Garbrecht, M.; Cohen-Hyams, T.; Kaplan, W.D.; Eisenstein, G. A nonvolatile memory capacitor based on Au nanocrystals with HfO<sub>2</sub> tunneling and blocking layers. *Appl. Phys.* **2009**, *95*, 023104. [CrossRef]
- 3. Liu, Z.; Lee, C.; Narayanan, V.; Pei, G.; Kan, E.C. Metal nanocrystal memories-part I: Device design and fabrication. *IEEE Trans. Electron Dev.* **2002**, *49*, 1606–1613. [CrossRef]
- 4. Jang, Y.S.; Yoon, J.H.; Elliman, R.G. Formation of nickel-based nanocrystal monolayers for non-volatile memory applications. *Appl. Phys. Lett.* **2008**, *92*, 253108. [CrossRef]
- 5. Ganguly, U.; Kan, E.C.; Zhang, Y. Carbon nanotube-based nonvolatile memory with charge storage in metal nanocrystals. *Appl. Phys. Lett.* **2005**, *87*, 043108. [CrossRef]
- 6. Blomme, P.; Govoreanu, B.; Rosmeulen, M.A.; Akheyar, L.; Haspeslagh, J.D.; Vos, M.; Lorenzini, J.V.; Houdt, K.D. Meyer, High-k materials for tunnel barrier engineering in future memory technologies. *ECS Trans.* **2005**, *1*, 75–89.
- Govoreanu, B.; Blomme, P.; Rosmeulen, M.; Van Houdt, J.; De Meyer, K. VARIOT: A novel multilayer tunnel barrier concept for low-voltage nonvolatile memory devices. *IEEE Electron Dev. Lett.* 2003, 24, 99–101. [CrossRef]
- 8. You, H.W.; Son, J.W.; Cho, W.J. Engineering of tunnel barrier for highly integrated non-volatile memory applications. *Appl. Phys. A* 2011, *102*, 921–926. [CrossRef]
- 9. Yoon, J.H. Fabrication of polycrystalline silicon films by Al-induced crystallization of silicon-rich oxide films. *Phys. Stat. Sol. Rapid Res. Lett.* **2016**, *10*, 668–672. [CrossRef]
- 10. Chaudhuri, R.G.; Paria, S. Core/shell nanoparticles: Classes, properties, synthesis mechanisms, characterization, and applications. *Chem. Rev.* **2012**, *112*, 2373–2433. [CrossRef] [PubMed]
- 11. Sze, S.M. VLSI Technology; McGraw-Hill: New York, NY, USA, 1984; p. 366.
- 12. Yang, D.Q.; Gillet, J.N.; Meunier, M.; Sacher, E. Room temperature oxidation kinetics of Si nanoparticles in air determined by x-ray photoelectron spectroscopy. *J. Appl. Phys.* **2005**, *97*, 024303. [CrossRef]
- Kim, K.J.; Kim, J.W.; Yang, M.S.; Shin, J.H. Oxidation of Si during the growth of SiO<sub>x</sub> by ion-beam sputter deposition: In situ x-ray photoelectron spectroscopy as a function of oxygen partial pressure and deposition temperature. *Phys. Rev. B* 2006, 74, 153305. [CrossRef]
- 14. Park, S.J.; Yoon, J.H. Synthesis and memory properties of a self-assembled Al@Al<sub>2</sub>O<sub>3</sub> core-shell nanoparticle layer for floating gate devices. *Appl. Phys. Lett.* **2014**, *104*, 233101. [CrossRef]
- Kurosawa, M.; Kawabata, N.; Sadoh, T.; Miyao, M. Orientation-controlled Si thin films on insulating substrates by Al-induced crystallization combined with interfacial-oxide layer modulation. *Appl. Phys. Lett.* 2009, *95*, 132103. [CrossRef]
- 16. Sze, S.M. Physics of Semiconductor Devices; John Wiley & Sons: New York, NY, USA, 1981; p. 498.
- 17. Lin, Y.H.; Chien, C.H.; Lin, C.T.; Chang, C.Y. Novel two-bit HfO<sub>2</sub> nanocrystal nonvolatile flash memory. *IEEE Trans. Electron Dev.* **2006**, *53*, 782–789.
- 18. Stathopoulos, S.; Khiat, A.; Trapatseli, M.; Cortese, S.; Serb, A.; Valov, I.; Prodromakis, T. Multibit memory operation of metal-oxide bi-layer memristors. *Sci. Rep.* **2017**, *7*, 17532. [CrossRef] [PubMed]
- 19. Robertson, J. High dielectric constant oxides. Eur. Phys. J. Appl. Phys. 2004, 28, 265–291. [CrossRef]



© 2019 by the author. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (http://creativecommons.org/licenses/by/4.0/).