

*Article*

# **Modeling and Analysis of** *vgs* **Characteristics for Upper-Side and Lower-Side Switches at Turn-on Transients for a 1200V**/**200A Full-SiC Power Module**

**Maosheng Zhang <sup>1</sup> [,](https://orcid.org/0000-0001-7805-9203) Na Ren <sup>1</sup> , Qing Guo 1,\*, Xiangwen Zhu <sup>1</sup> , Junming Zhang <sup>1</sup> and Kuang Sheng 1,2**

- <sup>1</sup> College of Electrical Engineering, Zhejiang University, Hangzhou 310027, China; zhangmaosheng@zju.edu.cn (M.Z.); ren\_na@zju.edu.cn (N.R.); zhuxiangwen@zju.edu.cn (X.Z.); zhangjm@zju.edu.cn (J.Z.); shengk@zju.edu.cn (K.S.)
- <sup>2</sup> State Key Laboratory of Advanced Power Transmission Technology, Beijing 102209, China
- **\*** Correspondence: guoqing@zju.edu.cn; Tel.: +86-571-8795-1345

Received: 19 October 2019; Accepted: 16 December 2019; Published: 18 December 2019



**Abstract:** In this work, a 1200V/200A full-SiC half-bridge power module was fabricated for high-power high-frequency application, and the characteristics of gate-source voltage (*vgs*) at turn-on transient under different output power was investigated via experiments, modeling, and simulation. Also, the comparison of the  $v_{gs}$  characteristics between the upper-side and lower-side was conducted. From experiments, the *vgs* characteristics show negative spike issue and it becomes severe under higher output power conditions. On the other hand, the upper-side and lower-side show different characteristics, namely, the *vgs* spike of upper-side is superimposed by a 83.3 MHz high frequency oscillation during the process of *vgs* being pulled down, while the *vgs* spike of lower-side contains no oscillation. The mechanisms behind the influence of output power on the *vgs* spike characteristics and their difference between the upper-side and lower-side were studied via modeling and simulation. Equivalent RLC (resistance-inductance-capacitance) circuit models were proposed and established for the gate driver loops of the upper-side and lower-side based on the internal structure of the power module. With the help of the proposed models, *vgs* characteristics of the upper-side and lower-side were simulated and compared with the experimental results. The trend of changes in the  $v_{gs}$  pulling-down and oscillation amplitude along with the increasing output power from simulation are consistent with that of the experimental results. In addition, different conditions of gate resistance for the SiC power module are compared. Through the comparison between the experiments and simulations, the validity of the proposed equivalent RLC circuit model and the rationality of the analysis about the mechanisms behind the *vgs* characteristics at turn-on transient for SiC half-bridge power module are confirmed.

**Keywords:** silicon carbide; power module; negative gate-source voltage spike

### **1. Introduction**

Compared with the counterpart of silicon devices, SiC power semiconductor devices can operate at a higher frequency because the switching time of Si-IGBT (silicon based insulated gate bipolar transistor) ranges from 50 ns to 200 ns while it decreases to 10–20 ns for SiC devices [\[1](#page-16-0)[–4\]](#page-16-1). Combined with the parasitic parameters of SiC devices and/or modules, the higher switching frequency and higher allowable negative gate-source voltage as well as the lower threshold voltage for SiC devices can also raise some issues, such as voltage overshoot [\[5\]](#page-16-2), power loss [\[6\]](#page-16-3), EMI (electromagnetic interference) emission [\[7–](#page-16-4)[10\]](#page-16-5), shoot-through or cross-talk fault [\[11–](#page-16-6)[16\]](#page-16-7), and switching oscillation [\[17](#page-16-8)[–22\]](#page-17-0). These



problems have brought great challenges for adopting SiC devices and/or modules into the mainstream power conversion application with high frequency.

The switching transient issues for a half-bridge power module has been investigated by many researchers. For example, reference [\[23\]](#page-17-1) analyzed the switching resonance phenomenon that occurred during the process of fully turn-on and turn-off. Reference [\[24\]](#page-17-2) investigated the influence of parasitic element of a discrete SiC MOSFET device on the switching performance, especially on drain-source voltage (*vDS*) characteristics at turn-on transient. Reference [\[25](#page-17-3)[,26\]](#page-17-4) investigated the effects of increasing load current/output power on Miller plateau voltage and turn-off transient. It is concluded that the output power has great influence on the characteristics of drain current (*iDS*), drain-source voltage (*vDS*), and gate-source voltage (*vgs*) at turn-off transients.

For the *vgs* characteristics at switching transient, reference [\[27\]](#page-17-5) investigated the negative gate-source voltage (*vgs*) spike issue of the upper-side switch and viewed this negative voltage spike as a crosstalk issue. The peers only studied the interaction between the upper-side and lower-side switches, and they put efforts in designing gate driver circuits to alleviate the negative *vgs* spike issues [\[28,](#page-17-6)[29\]](#page-17-7). However, the influence of output power on the *vgs* characteristics at turn-on transients, and the difference between the *vgs* characteristics for the upper-side and lower-side switches is not fully studied.

In order to study the influences of output power on the turn-on *vgs* characteristics for high-power high-frequency application, a 1200V/200A full-SiC high-power module and an inductive load double-pulse test rig were fabricated in this work. The amplitudes of  $v_{gs}$  spike and oscillation under different output power conditions were investigated. By building up two different equivalent RLC circuit models of the gate loop path for the upper-side and lower-side, the characteristics of the  $v_{gs}$  spike at turn-on transient were compared between upper-side and lower-side; the mechanisms behind these different characteristics were also analyzed with the model.

The paper is organized as follows. Section [2](#page-1-0) introduces the experiment setup which includes the developed high-frequency full-SiC power module and a clamped inductive load double pulse test rig. Typical turn-on switching process for a SiC power module is also discussed in this section. Section [3](#page-4-0) shows the experimental results of the turn-on *vgs* characteristics under different output power conditions for both upper-side and lower-side switches. Furthermore, in Section [4,](#page-9-0) equivalent RLC circuit models of the gate loop path is established for the upper-side and lower-side to analyze the negative *vgs* spike and oscillation issues in different output power cases. The simulation results are compared to the experimental results. Finally, Section [5](#page-15-0) concludes the article.

#### <span id="page-1-0"></span>**2. Experiment background**

#### *2.1. Introduction of the Developed SiC Power Module*

The structure design of the 1200V/200A full-SiC power module with standard package outline is shown in Figure [1a](#page-2-0). The diameter of gate wire is 8 mil while other wires inside power module are 14 mil. The footprint of DBC is 34 mm × 25 mm, and the thickness of upper copper, AlN ceramic, and lower copper are 0.3 mm, 0.63 mm, and 0.3 mm, respectively.

The power module has a half-bridge structure topology as shown in Figure [1b](#page-2-0), there are four SiC-MOSFET dies (CPM2-1200-0025B, Cree, Inc., Durham, NC, USA) in parallel connection and four SiC-SBD dies (CPW5-1200-Z050B, Cree, Inc., Durham, NC, USA) anti-paralleled with SiC-MOSFETs within each leg of power module.

This high-power high-frequency SiC power module is developed for the boost converter for hybrid electric vehicles. With an increased switching frequency, the volume of inductor in the boost converter can be reduced, which is desirable for downsizing the power control unit for hybrid electric vehicles. In order to acquire an optimized switching performance in high-power high-frequency application, the design of the power module is optimized from two aspects: One is the symmetry of the structure, the other is the common source inductance.

<span id="page-2-0"></span>

**Figure 1.** The structure design of the developed 1200V/200A full-SiC power module: (**a**) Design structure; (b) circuit topology.

For the symmetry design, the two parallel-connected DBCs (direct bonding copper) for both upper-side and lower-side are symmetrical, the two parallel-connected pair of SiC-MOSFET and anti-parallel SiC-SBDs for both upper-side and lower-side are also symmetrical. The symmetry of the gate loops between the parallel chips is realized by placing the gate and source routings of the lower-side near the central line of the module as shown in Figure [2a](#page-2-1). When compared to some lower-side near the central line of the module as shown in Figure 2a. commercial power module (Figure [2b](#page-2-1)) where the gate and source routings of the lower-side are placed to one side of the power module, our design has an enhanced symmetry for the gate-source routings of the power-side are placed to one side of the power-side are placed to one side of the powerthe parallel-connected chips. On the other hand, the parasitic inductance of the gate-source loop of our the parallel-connected chips. On the other hand, the parasitic inductance of the gate-source loop of our design is also reduced. connected chips. On the other hand, the parameter summarize of the gate-source loop of our

<span id="page-2-1"></span>

**Figure 2.** Comparison of common source paths inside the developed SiC power module with the **Figure 2.** Comparison of common source paths inside the developed SiC power module with the commercial one. (**a**) Developed module in this work (design structure), (**b**) commercial module commercial one. (**a**) Developed module in this work (design structure), (**b**) commercial module (physical structure). (physical structure).

The common source inductance is the parasitic inductance of the common source path of drain routing and gate driver routing inside the power module. Due to its negative feedback effect, a large common source inductance can suppress the change of  $v_{gs}$  and slow down the drain current slew rate, which results in a significant increase of switching loss and a decrease of switching frequency  $[6,24,30-33]$  $[6,24,30-33]$  $[6,24,30-33]$  $[6,24,30-33]$ . This means that reducing common source inductance must be considered to speed up the switching of the power module.

In order to minimize the common source inductance, the gate-source routing and drain-source In order to minimize the common source inductance, the gate-source routing and drain-source routing are separated in our design, as shown in Figure [2a](#page-2-1), where the red lines and green lines stand for the gate driver routing inside the power module for upper-side and lower-side, respectively. The drain routing inside the power module for upper-side starts from DC+ terminal, then goes through MOSFET chips, and crosses SBD chips by wire and copper bridge, and finally goes to AC terminal. For lower-side, the drain routing starts from AC terminal, then goes through MOSFET chips, and crosses SBD chips by wire, and finally goes to DC- terminal (see Figure [2a](#page-2-1)). There is no common path between the gate-source and drain-source routings inside our power module except the power chips themselves, this means that the common source inductance is minimized in our power module. Thus, switching power loss can be reduced and switching speed can be increased.

# *2.2. Introduction of Double Pulse Testing Platform 2.2. Introduction of Double Pulse Testing Platform*

The clamped inductive double-pulse test rig is shown in Figure 3a. The DUT is the developed The clamped inductive double-pulse test rig is shown in Figur[e 3](#page-3-0)a. The DUT is the developed 1200V/200A full-SiC power module. The electrolytic capacitor of FG810K901-1 from VDTCAP 1200V/200A full-SiC power module. The electrolytic capacitor of FG810K901-1 from VDTCAP (Shenzhen, China) is used as the DC bus capacitor. Two capacitors from KEMET (Fort Lauderdale, FL, (Shenzhen, China) is used as the DC bus capacitor. Two capacitors from KEMET (Fort Lauderdale, USA) is used as decoupling capacitor. Two serial-connected self-fabricated inductors are used as load inductor with a total inductance of 160  $\mu$ H. The voltage and current signals are acquired by a Teledyne Lecroy HDO6104 1GHz high definition oscilloscope (Teledyne LeCroy, Chestnut Ridge, New York, USA). A Rogowski current waveform transducer CWT miniHF 1B (Power Electronic Measurements Ltd (PEM), Nottingham, UK) with bandwidth 30 MHz is utilized to measure the drain current of the DUT. A passive voltage probe PP026-2 with bandwidth of 500 MHz and a high voltage differential probe HVD3106 with the bandwidth of 120 MHz from Teledyne Lecroy are used to obtain the waveforms of  $v_{gs}$  and  $v_{DS}$  of DUT respectively.

<span id="page-3-0"></span>

Figure 3. The clamped inductive load double pulse testing circuit platform: (a) Physical picture, (**b**) schematic diagram of circuit.

<span id="page-3-1"></span>The values of the components in the testing rig are listed in Tabl[e](#page-3-1) 1. Figure [3](#page-3-0)b shows the The values of the components in the testing rig are listed in Table 1. Figure 3b shows the schematic diagram of the testing circuit. The output resistance of the gate driver circuit,  $R_S$ , is 0.6  $\Omega$ . The gate-source voltage is −2.3 V and 17.5 V for turning off and turning on switches, respectively. The gate-source voltage is −2.3 V and 17.5 V for turning off and turning on switches, respectively.

| Components             | <b>Names</b>      | Value        |
|------------------------|-------------------|--------------|
| DC-bus capacitor       | C <sub>1</sub>    | $1000 \mu F$ |
| Decoupling capacitor   | $C_2$             | $3 \mu F$    |
| Decoupling capacitor   | $C_3$             | $3 \mu F$    |
| Load inductor          | $L_{load}$        | $160 \mu H$  |
| External gate resistor | $R_{\text{gext}}$ | 2.4 $\Omega$ |

**Table 1.** The circuit parameters of components of the testing rig. **Table 1.** The circuit parameters of components of the testing rig.

# *2.3. Turn-on Switching Process of SiC Power Module 2.3. Turn-on Switching Process of SiC Power Module*

The typical turn-on switching transient of SiC power module can be divided by four intervals as The typical turn-on switching transient of SiC power module can be divided by four intervals as shown in Figure 4. shown in Figure [4.](#page-4-1)

<span id="page-4-1"></span>

**Figure 4.** Typical diagram of turn-on switching transient for SiC power module. **Figure 4.** Typical diagram of turn-on switching transient for SiC power module.

 $D = \frac{1}{2}$ Interval 1: From  $t_0$  to  $t_1$ 

The yellow region from  $t_0$  to  $t_1$  is the turn-on delay interval,  $\tau_D$  (on). In this interval the gate voltage charges up the input capacitance of SiC-MOSFETs, the  $i_{DS}$  keeps the off-state value until the  $v_{gs}$ reaches the threshold voltage, the  $v_{DS}$  reduces  $10\% \times V_{DD}$  when approaching the end of this period.

• Interval 2: From  $t_1$  to  $t_2$ 

means the slew rate of ௌ will be higher in this sub-interval of ଶ (on). Considering the coupling The green region from  $t_1$  to  $t_2$  is the turn-on interval 1,  $\tau_1$  (on). In this interval, the gate voltage continues to charge up the input capacitor of SiC-MOSFETs, the  $v_{DS}$  continues to reduce while the *i<sub>DS</sub>* rose to  $I<sub>o</sub>$  at the end of this period.

• Interval 3: From  $t_2$  to  $t_3$ 

The red region from  $t_2$  to  $t_3$  is the turn-on interval 2,  $\tau_2$  (on). During the  $\tau_2$  (on), the gate voltage reduces to  $V_{DS(on)}$  with a higher  $dv_{DS}/dt$  in this period. The anti-parallel SiC-SBDs begin to regain reverse blocking capability, the rise in voltage across the anti-parallel SiC-SBD causes the SiC-MOSFET voltage to fall rapidly. Their transient waveforms are compared in Figure 5. The compared in continues to charge up the input capacitor of SiC-MOSFETs, the *iDS* continues to change, and the *vDS*

Interval 4: From  $t_3$  to  $t_4$ 

The gray region from *t*<sup>3</sup> to *t*<sup>4</sup> is used to indicate that the power module is fully turned on, and the time  $t_4$  is at any moment after  $t_3$  during turn-on interval. During the fully turn-on interval, all  $v_{gs}$ ,  $v_{DS}$ , *iDS* characteristics are kept in oscillation state with their respective frequencies which are determined by the parasitic parameters in the circuit. Due to the different parasitic parameters in drain circuit and gate driver loop, the oscillation frequency of  $v_{gs}$  was different from that of  $v_{DS}$  and  $i_{DS}$ .

During the period from  $t_1$  to  $t_3$ , the increasing drain current  $i_{DS}$  makes  $v_{DS}$  fall. When  $i_{DS}$  is less than  $I_O$  the freewheeling diodes are forced to conduct current. If the slew rate of  $v_{DS}$  is too high before  $i_{DS}$  rising to  $I_o$ , the  $v_{DS}$  will be limited to a voltage platform. This means the slew rate of  $v_{DS}$  is not too high in this sub-interval of  $\tau_1$  (on). When  $i_{DS}$  is increased to be higher than  $I_O$ , the rise in blocking voltage across the anti-parallel SiC-SBD causes the SiC-MOSFET voltage to fall rapidly. This means the slew rate of  $v_{DS}$  will be higher in this sub-interval of  $\tau_2$  (on). Considering the coupling effect of gate-drain capacitor  $C_{\text{gd}}$  of SiC-MOSFETs inside the power module, the waveform of  $v_{\text{gs}}$  is affected by the  $d\nu_{DS}/dt$  of drain loop in this period. Meanwhile, the  $d\nu_{DS}/dt$  of drain circuit has greater impacts on the waveform of  $v_{gs}$  of gate driver loop during turn-on interval  $\tau_2$  (on) rather than  $\tau_1$  (on). It will be discussed in the following section.

#### <span id="page-4-0"></span>**3. Experimental Results and Comparison**

In order to confirm whether our design can reduce the switching time of the power module, our module and one commercial SiC power module (Figure [2b](#page-2-1)) were tested based on the built double pulse test platform and gate driver circuit. Their transient waveforms are compared in Figure [5.](#page-5-0)

<span id="page-5-0"></span>

**Figure 5.** Comparison of transient waveforms between the module developed in this work and one **Figure 5.** Comparison of transient waveforms between the module developed in this work and one commercial SiC power module ( $V_{DD}$  = 400 V,  $I_Q$  = 200 A). (a) Developed SiC power module in this work; (**b**) commercial SiC power module. work; (**b**) commercial SiC power module.

process of the developed SiC power module was faster than that of the commercial SiC power module. T[he](#page-5-1) turn-on times of these two SiC power modules are listed in Table 2. The total turn-on time of the that of the commercial module, the turn-on time was reduced by 56.4% and 52.0% for the upper-side that of the commercial module, the turn-on time was reduced by 56.4% and 52.0% for the upper-side and lower-side, respectively. Thus, the developed power module is suitable for high frequency application. However, when the turn-on process of the developed power module was speeded up, a severe oscillation and negative voltage spike was observed from the  $v_{gs}$  waveforms during the turn-on transient even though the common source inductance was minimized. Therefore, to optimize the high-power high-frequency SiC power module, it is necessary to study the  $v_{gs}$  characteristic and<br>find proper designs to address the oscillation and pegative voltage spike issues  $\mathbf{r}$  transient even though the common source  $\mathbf{r}$ As shown in Figure [5,](#page-5-0) with the same gate driver and double pulse testing platform, the turn-on developed module was 110 ns for the upper-side and 117.6 ns for the lower-side. When compared to find proper designs to address the oscillation and negative voltage spike issues.

| <b>SiC Module</b> |                | Commercial Module |                         | Developed Module |            |                  |
|-------------------|----------------|-------------------|-------------------------|------------------|------------|------------------|
|                   | $T_{don}$ (ns) | $T_r$ (ns)        | T <sub>total</sub> (ns) | $T_{don}$ (ns)   | $T_r$ (ns) | $T_{total}$ (ns) |
| Upper-side        | 122.8          | 129.6             | 252.4                   | 61.2             | 48.8       | 110.0            |
| Lower-side        | 112.0          | 133.2             | 245.2                   | 64.8             | 52.8       | 117.6            |

<span id="page-5-1"></span>Table 2. Comparison of turn-on time for SiC power module.

 **Tdon** (ns) **Tr (ns) Ttotal** (ns) **Tdon (ns) Tr (ns) Ttotal (ns)**  First of all, the factors that take effects on the  $v_{gs}$  characteristic will be discussed in the following. the drain-gate capacitors, the  $v_{gs}$  characteristic will change along with the rise of  $V_{DD}$  and  $I_O$ . In order to the drain-gate capacitors, the  $v_{gs}$  characteristic will change along with the rise of  $V_{DD}$  and  $I_O$ . transient for the developed high frequency SiC power module, and clarify the difference between the  $v_{gs}$  characteristics of upper-side and lower-side of the SiC power module, some experiments were conducted. T[he](#page-6-0) conditions of these experiments are listed in Table [3.](#page-6-0) As shown in Table 3, the output power of SiC power module in experiment is increased gradually from case\_1 to case\_3. It is well known that the increased  $V_{DD}$  and  $I_O$  affects the slew rate of  $v_{DS}$ . Due to the coupling effects of investigate thoroughly the influences of  $V_{DD}$  and  $I_{O}$  (i.e., output power) on  $v_{gs}$  characteristics at turn-on

<span id="page-6-0"></span>

| No.      | $V_{DD}$ (V) | $I_{O}$ (A) |
|----------|--------------|-------------|
| $Case_1$ | 200          | 100         |
| $Case_2$ | 400          | 100         |
| Case_3   | 400          | 200         |

**Table 3.** *V<sub>DD</sub>* and *I<sub>O</sub>* parameters for the three cases.

<span id="page-6-1"></span>In the experiment of case<sub>1</sub>, the switching waveforms of  $v_{gs}$  were almost normal for both upper-side and lower-side though there was minor difference between them as shown in Figure [6.](#page-6-1) upper-side and lower-side though there was minor difference between them as shown in Figure 6. The  $v_{gs}$  of upper-side was pulled down by 12.76 V during the  $\tau_2$  (*on*) interval (as shown in Figure [4\)](#page-4-1) while the lower-side's was pulled down by 8.8 V during the  $\tau_1(\textit{on})$  interval. The  $v_{gs}$  spikes for both sides were kept positive during the turn-on transient, negative  $v_{gs}$  spike was absent from the waveforms for both upper-side and lower-side of the SiC power module. In the augustus of ages 1, the quitaking waveforms of  $\pi$ , were almost narmal for both The competition of case 17 are solitaing waveforms of vgs were almost from an figure 6  $\frac{4}{5}$  which is the lower-side undug tunes was model and concern the latent as shown in Figure 1.  $\frac{1}{8}$  both sides were kept the turn-on the turn-onegative  $\frac{1}{2}(n)$  measure  $\frac{1}{8}$  spikes for both  $\frac{1}{\sqrt{2}}$  idea wave fort positive during the turn-on transient mogative  $\frac{1}{\sqrt{2}}$  power side was



**Figure 6.** Turn-on transient waveform of case\_1.

between the upper-side and lower-side. As shown in Figure 7, the  $v_{gs}$  spike of the upper-side was pulled down to an excessively negative voltage  $(-9.94 \text{ V})$  and accompanied by a significant oscillation with 83.3 MHz frequency during the  $\tau_2$  (on) interval. On the other hand, the  $v_{gs}$  spike of the lower-side was  $\frac{1}{3}$  only pulled down to a negative voltage slightly and no oscillation was observed from the waveform As output power of the power module rose, the  $v_{gs}$  spike started to show different characteristics only pulled down to a negative voltage slightly, and no oscillation was observed from the waveform. was observed from the waveform.

<span id="page-6-2"></span>

**Figure 7.** Turn-on transient waveform of case\_2.

on the bandwidth of probes and the contact quality. In our testing experiment, the bandwidth of the As we all know, the oscillation is typically a high frequency signal which put stringent requirements

voltage probe was 500 MHz, which is five times the oscillation frequency (83.3 MHz); it is also far greater than the minimum bandwidth requirement for fetching this kind of waveform. In order to eliminate the suspicion that the oscillation was a false waveform, we re-examined and adjusted the *Micromachines* **2020**, *11*, 5 8 of 17 connection and contact between the oscilloscope probe and the test point, finding out that oscillation still exists.

<span id="page-7-0"></span>For the experiment of case\_3, the transient waveforms are shown in Figure [8.](#page-7-0) The  $v_{gs}$  spike of the upper-side oscillated more seriously than case\_1 and case\_2. Both the excessively positive and negative voltage spikes were observed from  $v_{gs}$  characteristics of the upper-side, which resulted from the serious oscillation. On the other hand, the  $v_{gs}$  of the lower-side was pulled down to a lower negative voltage (−13.7 V), and no oscillation was observed from the waveform.



**Figure 8.** Turn-on transient waveform of case\_3. **Figure 8.** Turn-on transient waveform of case\_3.

module amplifies the difference of  $v_{gs}$  characteristics between upper-side and lower-side. When the output power is relatively low, such as that in case\_1, no negative  $v_{gs}$  spike appeared; the characteristics of  $v_{gs}$  in upper-side are almost the same as that of lower-side. As the output power rises, the negative values anily is a the same as that of lower-side. As the output power rises, the negative characteristics of the upper-side and lower-side appears. Firstly, the pulling down process of  $v_{gs}$ for the upper-side is occurred in the  $\tau_2$ (*on*) interval or the whole period of  $v_{DS}$  falling, while that of the lower-side always appears in  $\tau_1$ (*on*) interval. Secondly, the process of  $v_{gs}$  pulling down for the upper-side is superimposed by a high frequency oscillation while the lower-side's is absent from<br>userillation. Thirdly the socillation has general period is a general development in a general period in the l  $\frac{1}{2}$  becomes lower in lower-side with an increasing output power (from case 1 to case  $\frac{3}{2}$ ). From the experimental results, it is found that the increase of output power of the SiC power voltage spike issue of *vgs* becomes more serious. On the other hand, the difference between the *vgs* oscillation. Thirdly, the oscillation becomes more serious in upper-side and the negative  $v_{gs}$  spike

The turn-on transient waveforms of  $v_{gs}$  under different output power conditions are compared in Figure 9, where Figure 9a shows the results of the upper-side and Figure 9b shows the results of the lower-side. The detailed information related to the  $v_{gs}$  pulling down process are extracted from  $\Gamma$  $T_{\rm tot}$  turn-on transient waveforms of  $\frac{1}{2}$  under different output power compared output  $\frac{1}{2}$ Figure [9](#page-8-0) and summarized in Table [4,](#page-8-1) such as amplitude of oscillation, voltage of *vgs* starts to pull down, the lowest *vgs* spike and the pull-down amplitude.

<span id="page-8-0"></span>

**Figure 9.** Comparison of turn-on transient waveform of *vgs* under different output power conditions: (**a**) Turn-on *vgs* of the upper-side; (**b**) turn-on *vgs* of the lower-side.

<span id="page-8-1"></span>

| Case No. | Location   | $v_{gs}$ Value starts to<br>Pull-Down (V) | Amplitude of<br>Oscillation | Lowest $v_{gs}$<br>Spike (V) | Pull-Down<br>Amplitude (V) |
|----------|------------|-------------------------------------------|-----------------------------|------------------------------|----------------------------|
| Case 1   | Upper-side | 14.48                                     | no                          | 1.72                         | 12.76                      |
| Case 2   | Upper-side | 22.80                                     | medium                      | $-9.94$                      | 32.74                      |
| Case 3   | Upper-side | 20.44                                     | serious                     | $-7.76$                      | 28.20                      |
| Case 1   | Lower-side | 10.32                                     | no                          | 1.52                         | 8.80                       |
| Case 2   | Lower-side | 10.80                                     | no                          | $-4.28$                      | 15.08                      |
| Case 3   | Lower-side | 14.96                                     | no                          | $-13.70$                     | 28.66                      |

**Table 4.** Comparison of trainset waveform of *vgs* at turn-on transient.

As shown in Table [4,](#page-8-1) with an increased output power, the lowest *vgs* spike continues to decrease, and the amplitude of the  $v_{gs}$  pulling down rises significantly for the lower-side. On the other hand, for the upper-side, the pulling down amplitude of *vgs* in case\_3 is smaller than that of case\_2. This is because the oscillation of *vgs* in case\_3 is more serious than that of case\_2 and the highest *vgs* spike is up to 29.0 V. These differences of the *vgs* characteristics between the upper-side and the lower-side is probably attributed to the different *dvDS*/*dt* of drain loop for the upper-side and lower-side.

As analyzed in reference [\[26\]](#page-17-4), the parameters such as gate resistance, gate loop inductance, input capacitance *Ciss*, and positive gate-source voltage *Vgs* take effects on the *vgs* characteristics. In our experiment, the gate driver and testing circuit are the same. This means that the different characteristics of *vgs* spike between the upper-side and lower-side could be correlated to the different gate-source paths and coupling effects of the d*vDS*/*dt* from drain loop to the gate driver loop in the SiC power module.

Meanwhile, we must notice the load current and bus voltage (output power) will influence the switching performance [\[25\]](#page-17-3). In other words, even for the same power device, coupling effects between drain loop and gate driver loop by  $dv_{DS}/dt$  could be different under different operation conditions. Namely, the different slew rate of  $v_{DS}$  during the turn-on transient could bring different extent of coupling influence.

From the experimental results in Figures  $6-8$  $6-8$ , the slew rates of  $v_{DS}$  at turn-on switching transient can be extracted. The experimental results of  $dv_{DS}/dt$  are summarized in Table [5.](#page-9-1) It is shown that the slew rate of  $v_{DS}$  of the upper-side is slightly larger than that of the lower-side, which means the coupling effect of drain loop to gate loop in the upper-side is more significant than that of the lower-side during turn-on transient.

<span id="page-9-1"></span>

| <b>Conditions</b> | Upper-Side          |                          | Lower-Side          |                          |  |
|-------------------|---------------------|--------------------------|---------------------|--------------------------|--|
| Case No.          | $dv_{DS}/dt$ (V/ns) | $i_{D\rightarrow G}$ (A) | $dv_{DS}/dt$ (V/ns) | $i_{D\rightarrow G}$ (A) |  |
| Case 1            | 3.92                | 0.47                     | 2.91                | 0.35                     |  |
| Case 2            | 14.25               | 1.71                     | 6.24                | 0.75                     |  |
| Case 3            | 15.4                | 1.85                     | 11.13               | 1.34                     |  |

**Table 5.** Comparison of *dvDS*/*dt* between upper and lower sides.

#### <span id="page-9-0"></span>**4. Modeling and Simulation**

#### *4.1. Equivalent Model of Gate-Source Path of SiC Power Module*

The equivalent circuit model of the gate loop is obtained based on the analysis of the actual physical structure of the power module and the output stage of the gate driver circuit. For the standard *Micromachines* **2020**, *11*, 5 10 of 17 package outline of the half-bridge module, the internal structure of the upper-side is different from that of the lower-side. The routings of drain circuit and gate circuit inside the power module are shown in Figure 10a,b, respectively. Since all the gate input terminals are placed to the outer edg[e ar](#page-9-2)ea of the upper-side of the power module, the gate routings of the lower-side must pass through the upper-side before connecting to the power chips of the lower-side.

<span id="page-9-2"></span>

**Figure 10.** Circuit routings inside the power module (red lines for upper-side; green line for lower-**Figure 10.** Circuit routings inside the power module (red lines for upper-side; green line for lower-side). side). (**a**) Drain circuit routings, (**b**) gate loop routings. (**a**) Drain circuit routings, (**b**) gate loop routings.

Compared with gate-source path of the upper-side, the gate-source path of the lower-side is Compared with gate-source path of the upper-side, the gate-source path of the lower-side is much longer, the input signal must pass through the whole power module before connecting to the power chips (see [Fi](#page-2-1)gure  $2a$ , Figure [10\)](#page-9-2). As a result, the location of the lumped parasitic inductance of the gate loop in upper-side is different from that of lower-side in our equivalent circuit models at turn-gate loop in upper-side is different from that of lower-side in our equivalent circuit models at turn-on on transient. That is to say, the topology of the equivalent circuit model of the gate driver loop is transient. That is to say, the topology of the equivalent circuit model of the gate driver loop is different between upper-side and lower-side for the developed half-bridge module.

In the previous analysis of the experimental results, we found that the output power of power In the previous analysis of the experimental results, we found that the output power of power module affects the characteristics of *v*<sub>*gs*</sub>. As the common source inductance is minimized in our design, the effect of common source inductance on turn-on transient can be ignored. We put emphasis on the on the coupling effect of drain circuit to gate driver loop, and it will be discussed in the following. coupling effect of drain circuit to gate driver loop, and it will be discussed in the following.

Based on the internal structure of the power module in Figure 10, the equivalent RLC circuit Based on the internal structure of the power module in Figure [10,](#page-9-2) the equivalent RLC circuit models of the gate driver loop in turn-on transient for the upper-side and lower-side are established models of the gate driver loop in turn-on transient for the upper-side and lower-side are established

and shown in Figure [11a](#page-10-0), b, respectively. The coupling effect is equivalent to a short-time current source. As this short-time current source is an external factor for the gate driver loop, it is parallel-connected to the model. With the model of the model of the model of the model of the models,  $\alpha$ to the equivalent circuit in the model. With the help of the models,  $v_{gs}$  characteristics at the turn-on transient can be simulated. transient can be simulated. and shown in Figure 11a, b, respectively. The coupling effect is equivalent to a short-time current to a shortand shown in Figure 11a, b, respectively. The coupling enect is equivalent to a short-time current source

<span id="page-10-0"></span>

**Figure 11.** The equivalent circuit models of gate loop path at turn-on transient: (**a**) Upper-side, (**b**) lower-side.

In Figure [11,](#page-10-0) *L<sup>g</sup>* stands for the total stray inductance of gate driver loop, it includes the gate-source routings inside module, *Lgs*, and the stray inductance of output paths of gate driver circuit, *L<sup>s</sup>* , which can be expressed by Equation (1),

$$
L_g = L_{gs} + L_S \tag{1}
$$

The *Rdriver* is the resistance of the whole gate driver loop, it includes the stray resistance of gate-source routings, *Rgs*, the external gate resistance *Rgext* and internal resistance of SiC-MOSFET, *Rgint*, and the output resistance of gate driver circuit, *R<sup>s</sup>* , which can be expressed by Equation (2),

$$
R_{\text{driver}} = R_{\text{gs}} + R_{\text{gext}} + R_{\text{gint}} + R_{\text{S}} \tag{2}
$$

The *Cdriver* is the parasitic capacitance of the total routings of the gate driver loop. The parasitic parameters can be extracted by Q3D software and they are listed in Table [6.](#page-10-1)

<span id="page-10-1"></span>

| Routings                                                     | Symbol       | Upper-Side | Lower-Side |
|--------------------------------------------------------------|--------------|------------|------------|
| Inductance of gate-source routings (nH)                      | $L_{\rm gS}$ | 31.50      | 61.49      |
| Inductance of output path of gate driver circuit (nH)        | $L_S$        | 5.00       | 5.00       |
| Resistance of gate-source routings $(\Omega)$                | $R_{gs}$     | 0.15       | 0.31       |
| Resistance of output paths of gate driver circuit $(\Omega)$ | $R_S$        | 0.60       | 0.60       |
| Internal resistance of power chips $(\Omega)$                | $R_{gint}$   | 1.00       | 1.00       |
| Capacitance of gate driver loop (pF)                         | -driver      | 1.00       | 1.00       |

**Table 6.** Parasitic parameters extracted by Q3D software.

The value of the equivalent current source stands for the extent of this influence, which is designated as  $i_{D\to G}$ . The higher the slew rate of  $v_{DS}$ , the higher the  $i_{D\to G}$ . The  $i_{D\to G}$  is given by Equation (3),

$$
i_{D \to G} = C_{gd} \frac{dv_{DS}}{dt}
$$
 (3)

The value of  $i_{D\to G}$  is determined by  $C_{gd}$  and  $\frac{dv_{DS}}{dt}$ . The capacitance  $C_{gd}$  of power chips increases sharply as the voltage  $v_{DS}$  decreases at the turn-on transient, and the value of  $i_{D\to G}$  is also increased. Therefore, the coupling effect between the drain loop and gate driver loop is enhanced significantly due to the sharply rising *Cgd* at turn-on transient.

If the increase in output power is equivalent to a rise of  $\frac{dv_{DS}}{dt}$ ,  $i_{D\to G}$  is getting higher at an increased output power. Thus, the current  $i_{D\to G}$  can reflect the extent of influence of output power on gate driver loop in our equivalent circuit model. The equivalent current  $i_{D\to G}$  at the turn-on transient for the experiment can be calculated by Equation (3) and they are summarized in Table [5.](#page-9-1)

Based on the RLC circuit model, the extracted parameters of the power module and gate driver circuit, as well as the calculated  $i_{D\to G}$  from the experimental results, the generation mechanism of the characteristics of *vgs* voltage spike for full-SiC power module at turn-on transient can be studied quantitatively by LTspice software. The respective values of *i*<sub>*D*→*G*</sub> for case\_1, case\_2, and case\_3 in simulation are the same with those in experiment (Table [5\)](#page-9-1), while the values of the parasitic parameters *Micromachines* **2020**, *11*, 5 12 of 17 used in simulation are from Table [6.](#page-10-1)

For the upper-side,  $V_{gs}$  is set to 15 V, the current source  $i_{D\rightarrow G}$  starts to output pulse at time of 5 ns and it lasts a time interval of 7 ns in the simulation, the value of  $i_{D\to G}$  is as listed in Table [5.](#page-9-1) The simulation results for the three cases as studied by the experiments in Section  $3$  are shown in Figure [12.](#page-11-0)

<span id="page-11-0"></span>

**Figure 12.** Simulation results of ′௦ voltage spike for upper-side. **Figure 12.** Simulation results of  $v'_{gs}$  voltage spike for upper-side. **2.** Simulation results of  $v'_{gs}$  v

voltage minus the DC voltage bias (*v'* <sub>gs</sub>) is pulled down to a lower value. At the meantime, the gate source voltage is accompanied with a high frequency oscillation. The oscillation frequency is  $83.3 \text{ MHz}$ , source voltage is accompanied with a high frequency oscillation. The oscillation frequency is 83.3 MHz,<br>which is the same as that of the experimental results. The oscillation frequency doesn't vary with the  $i_{D\to G}$  values as it is only related to the parasitic parameters of both the gate driver circuit and gate-source routings inside the power module. When the equivalent current source starts to output pulse the  $v'_{gs}$ tumbles, and the  $v'_{gs}$  rebounds immediately when the current source output is terminated. As the output power increases, the  $i_{D\rightarrow G}$  rises from 0.47 A to 1.85 A accordingly, the gate-source

is no high frequency oscillation observed. increases, the  $i_{D\to G}$  rises from 0.35 A to 1.34 A accordingly,  $v'_{gs}$  is pulled down to a lower value. There three cases as studied by the experiments in Section [3](#page-4-0) are shown in Figure [13.](#page-11-1) As the output power increases, the  $i_{D\to G}$  rises from 0.35 A to 1.34 A accordingly,  $v'_{gs}$  is pulled down to a lower value. There For the lower-side, the *V*<sub>*gs*</sub> is set to 15 V, the equivalent current source of *i*<sub>*D*→*G* starts to output</sub> pulse at time of 6 ns and it lasts a time interval of 5 ns in the simulation. The simulation results for the  $\overline{C}$  is no high frequency of  $\overline{C}$ 

<span id="page-11-1"></span>

 $\lim_{\epsilon \to 0}$  simulation results of  $v'$  voltage spike for lower side **Figure 13.** Simulation results of  $v'_{gs}$  voltage spike for lower-side.

except the upper-side.

The characteristics of  $v'_{gs}$  pulling down in simulation are compared with the experimental results (as shown in Figure [9\)](#page-8-0). The amplitude of *vgs* pulling-down and oscillation for the upper-side and lower-side in different cases are listed in Table [7.](#page-12-0) For the characteristics of high frequency oscillation, the simulation is in good agreement with the experimental results. For the characteristics of the pulling

<span id="page-12-0"></span>

| Table 7. Comparison of characteristics for simulation and experimental results at turn-on transient. |            |                                    |                                                |            |  |  |
|------------------------------------------------------------------------------------------------------|------------|------------------------------------|------------------------------------------------|------------|--|--|
| <b>Characteristics of</b><br>$v_{gs}$ Pulling Down                                                   |            | Pulling Down Amplitude of $v_{gs}$ | <b>Amplitude of High Frequency Oscillation</b> |            |  |  |
|                                                                                                      | Experiment | <b>Simulation</b>                  | Experiment                                     | Simulation |  |  |
| Case_1_upper-side                                                                                    | 12.76      | 6.32                               | tiny                                           | tiny       |  |  |
| Case 2 upper-side                                                                                    | 32.74      | 23.14                              | moderate                                       | moderate   |  |  |
| Case_3_upper-side                                                                                    | 28.20      | 25.24                              | serious                                        | serious    |  |  |
| Case 1 lower-side                                                                                    | 8.80       | 2.80                               | no                                             | no         |  |  |
| Case 2 lower-side                                                                                    | 15.08      | 4.27                               | no                                             | no         |  |  |
| Case 3 lower-side                                                                                    | 28.66      | 6.62                               | no                                             | no         |  |  |

**Table 7.** Comparison of characteristics for simulation and experimental results at turn-on transient.

down amplitude of *vgs* spike, the simulation is almost in agreement with the experimental results

The pulling down amplitude of *vgs* spike of the lower-side increases as the output power rises in both simulation and experiment, but the pulling down amplitude of *vgs* of the upper-side in simulation is different from the experiment. In simulation, the pulling down amplitude of *vgs* rises as output increases, but in experimental results the largest pulling down amplitude of *vgs* occurred in case\_2 rather than case\_3. This abnormal phenomenon in the experiment is mainly attributed to the high frequency oscillation on the pulling down waveform of *vgs*. As shown in Figure [9a](#page-8-0), there is an excessively positive voltage spike of 29.0 V in case\_3 during the high frequency oscillation process, while the high frequency oscillation doesn't bring the voltage spike back to a lower point as that in case\_2.

Overall, the characteristics of *vgs* spike in simulation almost coincide with that of the experiment results. This proves the rationality of our modeling and analysis about the generation mechanism of *vgs* voltage spike characteristics for SiC power module.

As depicted previously, the negative  $v_{gs}$  voltage spike is correlated to the slew rate of  $v_{DS}$  and the resistance of the gate driver loop. On one hand, the increased gate resistance can reduce *dvDS*/*dt*, and decrease the coupling between the drain loop and gate driver loop due to a lower  $i_{D\rightarrow G}$  at a slower slew rate of  $v_{DS}$ . On the other hand, the larger the gate resistance of the gate driver loop, the smaller the gate current and voltage spike, and less serious the oscillation at turn-on switching transient. Although the coupling effects are different between the upper-side and lower-side, both the negative  $v_{gs}$  spike and high frequency oscillation could shrink as the resistance of the gate driver circuit rises. Another experiment and simulation with a higher external gate resistance are carried out to further verify our RLC circuit model and analysis.

#### *4.2. Verification for the Proposed RLC Circuit Model and Analysis*

A resistor of 5  $\Omega$  instead of the previous external gate resistor of 2.4  $\Omega$  is used in the new experiment. The case\_3 is selected for the case study as the output power is highest and the negative spike/oscillation is the most significant in this case. The experimental results are shown in Figure [14.](#page-13-0)

<span id="page-13-0"></span>

**Figure 14.** Transient waveform at the condition for output power of case\_3 and the external gate **Figure 14.** Transient waveform at the condition for output power of case\_3 and the external gate resistor resistor equal to 5 Ω: (**a**) Upper-side, (**b**) lower-side. equal to 5 Ω: (**a**) Upper-side, (**b**) lower-side.

There is neither voltage pulling down nor high frequency oscillation observed for the upper-There is neither voltage pulling down nor high frequency oscillation observed for the upper-side (Fi[gur](#page-13-0)e 14a), but a pulling down effect and a spike of  $v_{gs}$  is observed for the lower-side (F[igu](#page-13-0)re 14b). When the external gate resistance is increased from 2.4  $\Omega$  to 5  $\Omega$ , the negative spike of  $v_{gs}$  in lower-side is decreased from −13.7 [V](#page-7-0) (in Figure 8 and Table [4\)](#page-8-1) to −2.5 V (Figure [14b](#page-13-0)). Accordingly, the amplitude of  $v_{\rm gs}$  pulling down is reduced from [2](#page-7-0)8.66 V (in [F](#page-8-1)igure 8 and Table 4) to 10.28 V (Figure [14b](#page-13-0)).

The experimental results show that the relatively larger external gate resistor can damp the high frequency oscillation in the upper-side and weaken the amplitude of pulling down of  $v_{gs}$  at turn-on framsient in SiC power module.

The slew rate of  $v_{DS}$  at the turn-on transient are extracted from the experiments and listed in Table [8.](#page-13-1) The introduced extra current of  $i_{D\to G}$  is calculated with Equation (3) and listed [in](#page-13-1) Table 8  $T$ as well. as well.

<span id="page-13-1"></span>

| Conditions        | Upper-Side          |                          | <b>Lower-Side</b>   |                          |
|-------------------|---------------------|--------------------------|---------------------|--------------------------|
| $R_{\text{gext}}$ | $dv_{DS}/dt$ (V/ns) | $i_{D\rightarrow G}$ (A) | $dv_{DS}/dt$ (V/ns) | $i_{D\rightarrow G}$ (A) |
| 2.4 $\Omega$      | 15.4                | 1.85                     | 11.13               | 1.34                     |
| $5\,\Omega$       | 3.75                | 0.45                     | 2.78                | 0.33                     |

**Table 8.** Comparison of  $dv_{DS}/dt$  between the cases with external gate resistance of 5  $\Omega$  and 2.4  $\Omega$ .

Compared with that of 2.4  $\Omega$ , the slew rate of *v*<sub>*DS*</sub> in the condition of gate resistor of 5  $\Omega$  reduces significantly; accordingly, the equivalent current  $i_{D\to G}$  from drain loop to gate driver loop due to the coupling effect at the turn-on transient also decreases dramatically.

With the proposed equivalent RLC circuit models shown in Figure [11](#page-10-0) and Equations  $(1)$ – $(3)$ , simulation study with an external gate resistor of  $5 \Omega$  is carried out. In this simulation all the parameters are the same as that of the previous simulation except the gate resistance. The simulation results under different external gate resistance conditions are compared in Figure [15.](#page-14-0) For the upper-side, the high frequency oscillation is alleviated by the higher gate resistance (5  $\Omega$  vs. 2.4  $\Omega$ ), and the amplitude of *vgs* tumbling is reduced from 25.24 V to 6.92 V (72.5% lower). For the lower-side, the amplitude of *vgs* tumbling is reduced by ~50% from 6.62 V to 3.25 V.

The characteristics from simulation results (in Figure [15\)](#page-14-0) are extracted and compared with those from the experimental results in Figure [8,](#page-7-0) 14. The compared characteristics contains the amplitude of *vgs* pulling down and oscillation. The comparison results are listed in Table [9.](#page-14-1)

<span id="page-14-0"></span>

Figure 15. Simulation results of  $v_{gs}$  voltage spike for  $R_{gext} = 5 \Omega$  and  $R_{gext} = 2.4 \Omega$ : (a) Upper-side, (**b**) lower-side.

| Characteristics of<br>$v_{gs}$ Pulling Down     | Pulling Down Amplitude of $v_{gs}$ (V) |                   | <b>Amplitude of High Frequency Oscillation</b> |                   |
|-------------------------------------------------|----------------------------------------|-------------------|------------------------------------------------|-------------------|
|                                                 | Experiment                             | <b>Simulation</b> | Experiment                                     | <b>Simulation</b> |
| $R_{\text{gext}} = 2.4$<br>$\Omega$ _upper-side | 28.20                                  | 25.24             | serious                                        | serious           |
| $R_{\text{gext}} = 5$<br>$\Omega$ _upper-side   | 0                                      | 6.92              | no                                             | no                |
| $R_{\text{gext}} = 2.4$<br>$\Omega$ _upper-side | 28.66                                  | 6.62              | no                                             | no                |
| $R_{\text{gext}} = 5$<br>$\Omega$ _upper-side   | 10.28                                  | 3.25              | no                                             | no                |

<span id="page-14-1"></span>**Table 9.** Comparison of  $v_{gs}$  characteristics between experiment and simulation.

As the gate resistance rises, the characteristics of high frequency oscillation in the upper-side disappears for both experiment and simulation, the amplitude of the pulling down of  $v_{gs}$  in the upper-side is lowered significantly for both experiment and simulation. The pulling down amplitude in the experiment reduces from 28.20 V to zero while it decreases from 25.24 V to 6.92 V in the simulation. The amplitude of the pulling down of *vgs* in the lower-side is also reduced significantly for both experiment and simulation, which reduces from 28.66 V to 10.28 V in the experiment and decreases from 6.62 V to 3.25 V in the simulation.

The specific amplitudes of the pulling down of *vgs* between the simulation and experiment are different, the error could come from the read of d*vDS*/*dt* and the parameter extraction by Q3D software. As shown in Table [9,](#page-14-1) the trend of changes in the amplitude of *vgs* pulling down and oscillation along with the increase of output power in simulation generally agrees with those of the experimental results. This further confirms the validity of the proposed equivalent RLC circuit model and the rationality of the analysis about the mechanisms behind the *vgs* characteristics at turn-on transient for the SiC half-bridge power module.

As guided by the proposed model, the gate driver design must be considered together with the power module design for obtaining an optimized switching performance for the high-power high-frequency SiC power module. For a fabricated power module, we can set the parameters in the model related to the gate driver circuit, such as the *L<sup>S</sup>* in Equation (1), the *Rgext* and *R<sup>S</sup>* in Equation (2). Then the *vgs* characteristic can be simulated and optimized by tuning the parameters. Thus, a proper design of the gate driver circuit matched with the power module design and output power level can be obtained in a short design cycle.

#### <span id="page-15-0"></span>**5. Conclusions**

In this paper, a 1200V/200A full-SiC half-bridge power module was fabricated for high-power high-frequency application. The power module is designed with a symmetrical structure and minimized common source inductance to pursue a faster switching. However, severe oscillation and negative voltage spike issues are observed from the *vgs* waveforms during the turn-on transient, especially at higher output power level.

The characteristics of *vgs* at turn-on transient under different output power were investigated and their comparison between the upper-side and lower-side was conducted. From experiments, the *vgs* characteristics show negative spike issue and it becomes severe under higher output power conditions. On the other hand, the upper-side and lower-side show different characteristics, namely, the *vgs* spike of upper-side is superimposed by a 83.3 MHz high frequency oscillation during the process of *vgs* being pulled down, while the *vgs* spike of lower-side contains no oscillation.

The mechanisms behind the influence of output power on the *vgs* characteristics and the difference of *vgs* characteristics between upper-side and lower-side were studied via modeling and simulation. Equivalent RLC circuit models were proposed and established for the gate driver loop based on the internal structure of the power module. In the models, the coupling effects between drain circuit and gate driver loop is considered and equalized by a current source  $(i_{D\rightarrow G})$ . The value of the equivalent current source is determined by gate-drain capacitance *Cgd* and *dvDS*/*dt*. As the increase of output power will contribute to a higher  $\frac{dv_{DS}}{dt}$ ,  $i_{D\rightarrow G}$  in the model is increased, i.e., the coupling effect between the drain circuit and gate driver loop is enhanced. Thus, the negative  $v_{gs}$  spike issue becomes severe in higher output power conditions. On the other hand, when comparing the upper-side and lower-side, the models are different for them as the gate-source path routings are different. Thus, they show different  $v_{gs}$  characteristics. And, the higher output power (higher  $i_{D\to G}$ ) will enhance the difference.

With the help of the proposed models, *vgs* characteristics of the upper-side and lower-side were simulated and compared with the experimental results. The pulling down amplitude of  $v_{gs}$  spike in the lower-side increases as the output power rises in both simulation and experiment, as well as the amplitude of the oscillation in the upper-side. Therefore, the trend of changes in the *vgs* characteristics along with the increasing output power from simulation are consistent with that of the experimental results.

In addition, different conditions of gate resistance for the SiC power module are compared. A higher gate resistance can reduce *dvDS*/*dt*, thus the *vgs* spike issue and oscillation can be alleviated. Based on the proposed models, the trend of changes in the *vgs* characteristics along with the increasing gate resistance can be simulated, and the results are shown to be consistent with that of the experimental results. This further confirms the validity of the proposed equivalent RLC circuit model and the rationality of the analysis about the mechanisms behind the *vgs* characteristics at turn-on transient for the SiC half-bridge power module. Based on the model, a proper design of the gate driver circuit matched with the power module design and output power level can be obtained in a short design cycle.

**Author Contributions:** Conceptualization, M.Z.; formal analysis, N.R.; funding acquisition, Q.G. and K.S.; project administration, Q.G.; resources, X.Z.; supervision, K.S.; validation, K.S.; writing—original draft, M.Z.; writing—review and editing, M.Z., N.R., J.Z. and K.S. All authors have read and agreed to the published version of the manuscript.

**Funding:** This study is supported by the State Key Laboratory of Advanced Power Transmission Technology (Grant No. GEIRI-SKL-2018-009) and National Key Research & Development Program of China (2018YFB0905700).

**Conflicts of Interest:** The authors declare no conflict of interest.

## **References**

- <span id="page-16-0"></span>1. Josifovic, I.; Popovic-Gerber, J.; Ferreira, J.A. Improving SiC JFET Switching Behavior Under Influence of Circuit Parasitics. *IEEE Trans. Power Electron.* **2012**, *27*, 3843–3854. [\[CrossRef\]](http://dx.doi.org/10.1109/TPEL.2012.2185951)
- 2. Wrzecionko, B.; Bortis, D.; Biela, J.; Kolar, J.W. Novel AC-Coupled Gate Driver for Ultrafast Switching of Normally Off SiC JFETs. *IEEE Trans. Power Electron.* **2011**, *27*, 3452–3463. [\[CrossRef\]](http://dx.doi.org/10.1109/TPEL.2011.2182209)
- 3. Lechler, M.; Piepenbreier, B. Regenerative SiC frequency converter with compact Z-source DC-link and sinusoidal output voltage. In Proceedings of the International Symposium on Power Electronics, Electrical Drives, Automation and Motion, Sorrento, Italy, 20–22 June 2012; pp. 1506–1511.
- <span id="page-16-1"></span>4. Anthony, P.; McNeill, N.; Holliday, D. High-speed resonant gate driver with controlled peak gate voltage for silicon carbide MOSFETs. In Proceedings of the 2012 IEEE Energy Conversion Congress and Exposition (ECCE), Raleigh, NC, USA, 15–20 September 2012; pp. 2961–2968.
- <span id="page-16-2"></span>5. Jauregui, D. *Reducing Ringing through PCB Layout Techniques*; Technical Report; Texas Instruments: Dallas, TX, USA, 2009.
- <span id="page-16-3"></span>6. Dong, Z.; Wu, X.; Sheng, K.; Zhang, J. Impact of common source inductance on switching loss of SiC MOSFET. In Proceedings of the 2015 IEEE 2nd International Future Energy Electronics Conference (IFEEC), Taipei, China, 1–4 November 2015; pp. 1–5.
- <span id="page-16-4"></span>7. Rondon-Pinilla, E.; Morel, F.; Vollaire, C.; Schanen, J.L. Modeling of a Buck Converter with a SiC JFET to Predict EMC Conducted Emissions. *IEEE Trans. Power Electron.* **2013**, *29*, 2246–2260. [\[CrossRef\]](http://dx.doi.org/10.1109/TPEL.2013.2295053)
- 8. Czuchra, W.; Mysiński, W.; Woszczyna, B. Electromagnetic compatibility of SiC technology power converter. *Tech. Trans.* **2016**, *5*, 87–98.
- 9. Rondon, E.; Morel, F.; Vollaire, C.; Schanen, J.L. Impact of SiC components on the EMC behaviour of a power electronics converter. In Proceedings of the 2012 IEEE Energy Conversion Congress and Exposition (ECCE), Raleigh, NC, USA, 15–20 September 2012; pp. 4411–4417.
- <span id="page-16-5"></span>10. Robutel, R.; Martin, C.; Buttay, C.; Morel, H.; Mattavelli, P.; Boroyevich, D.; Meuret, R. Design and Implementation of Integrated Common Mode Capacitors for SiC-JFET Inverters. *IEEE Trans. Power Electron.* **2013**, *29*, 3625–3636. [\[CrossRef\]](http://dx.doi.org/10.1109/TPEL.2013.2279772)
- <span id="page-16-6"></span>11. Yin, S.; Tseng, K.J.; Tong, C.F.; Simanjorang, R.; Gajanayake, C.J.; Gupta, A.K. A novel gate assisted circuit to reduce switching loss and eliminate shoot-through in SiC half bridge configuration. In Proceedings of the 2016 IEEE Applied Power Electronics Conference and Exposition (APEC), Long Beach, CA, USA, 20–24 March 2016; pp. 3058–3064.
- 12. Yin, S.; Tseng, K.J.; Tong, C.F.; Simanjorang, R.; Gajanayake, C.J.; Nawawi, A.; Liu, Y.; Liu, Y.; See, K.Y.; Sakanova, A.; et al. Gate driver optimization to mitigate shoot-through in high-speed switching SiC half bridge module. In Proceedings of the 2015 IEEE 11th International Conference on Power Electronics and Drive Systems, Sydney, Australia, 9–12 June 2015; pp. 484–491.
- 13. Zhang, Z.; Wang, F.; Tolbert, L.M.; Blalock, B.J. Active Gate Driver for Crosstalk Suppression of SiC Devices in a Phase-Leg Configuration. *IEEE Trans. Power Electron.* **2013**, *29*, 1986–1997. [\[CrossRef\]](http://dx.doi.org/10.1109/TPEL.2013.2268058)
- 14. Zhang, W.; Zhang, L.; Mao, P.; Chan, X. Analysis of SiC MOSFET Switching Performance and Driving Circuit. In Proceedings of the 2018 IEEE International Power Electronics and Application Conference and Exposition (PEAC), Shenzhen, China, 4–7 November 2018; pp. 1–4.
- 15. Li, H.; Zhong, Y.; Yu, R.; Yao, R.; Long, H.; Wang, X.; Huang, Z. Assist Gate Driver Circuit on Crosstalk Suppression for SiC MOSFET Bridge Configuration. *IEEE J. Emerg. Sel. Top. Power Electron.* **2019**, 1. [\[CrossRef\]](http://dx.doi.org/10.1109/JESTPE.2019.2914180)
- <span id="page-16-7"></span>16. Zhang, W.; Zhang, Z.Y.; Wang, F.; Costinett, D.; Tolbert, L.; Blalock, R. Common source inductance introduced self-turn-on in MOSFET turn-off transient. In Proceedings of the 2017 IEEE Applied Power Electronics Conference and Exposition (APEC), Tampa, FL, USA, 26–30 March 2017; pp. 837–842.
- <span id="page-16-8"></span>17. Lemmon, A.; Mazzola, M.; Gafford, J. Instability in half-bridge circuits switched with wide band-gap transistors'. *IEEE. Trans. Power Electron.* **2014**, *28*, 2380–2392. [\[CrossRef\]](http://dx.doi.org/10.1109/TPEL.2013.2273275)
- 18. Alatise, O.; Parker-Allotey, N.A.; Hamilton, D.; Mawby, P. The Impact of Parasitic Inductance on the Performance of Silicon–Carbide Schottky Barrier Diodes. *IEEE Trans. Power Electron.* **2012**, *27*, 3826–3833. [\[CrossRef\]](http://dx.doi.org/10.1109/TPEL.2012.2183390)
- 19. Yang, F.; Wang, Z.J.; Zhang, Z.; Campbell, S.; Wang, F.; Chinthavali, M. Understanding middle-point inductance's effect on switching transients for multi-chip SiC package design with P-cell/N-cell concept. In Proceedings of the 2018 IEEE Applied Power Electronics Conference and Exposition (APEC), San Antonio, TX, USA, 4–8 March 2018; pp. 1742–1749.
- 20. Liu, T.; Wong, T.T.Y.; Shen, Z.J. A Survey on Switching Oscillations in Power Converters. *IEEE J. Emerg. Sel. Top. Power Electron.* **2019**, 1. [\[CrossRef\]](http://dx.doi.org/10.1109/JESTPE.2019.2897764)
- 21. Middelstaedt, L.; Lindemann, A. Optimization of critical oscillations within a boost converter based on an analytical model. In Proceedings of the 2016 18th European Conference on Power Electronics and Applications (EPE'16 ECCE Europe), Karlsruhe, Germany, 5–9 September 2016; pp. 1–9.
- <span id="page-17-0"></span>22. Jahdi, S.; Alatise, O.; Alexakis, P.; Ran, L.; Mawby, P. The Impact of Temperature and Switching Rate on the Dynamic Characteristics of Silicon Carbide Schottky Barrier Diodes and MOSFETs. *IEEE Trans. Ind. Electron.* **2014**, *62*, 163–171. [\[CrossRef\]](http://dx.doi.org/10.1109/TIE.2014.2326999)
- <span id="page-17-1"></span>23. Liu, T.; Ning, R.; Wong, T.T.Y.; Shen, Z.J. Modeling and Analysis of SiC MOSFET Switching Oscillations. *IEEE J. Emerg. Sel. Top. Power Electron.* **2016**, *4*, 747–756. [\[CrossRef\]](http://dx.doi.org/10.1109/JESTPE.2016.2587358)
- <span id="page-17-2"></span>24. Wang, J.; Chung, H.S.H.; Li, R.T.H. Characterization and Experimental Assessment of the Effects of Parasitic Elements on the MOSFET Switching Performance. *IEEE Trans. Power Electron.* **2012**, *28*, 573–590. [\[CrossRef\]](http://dx.doi.org/10.1109/TPEL.2012.2195332)
- <span id="page-17-3"></span>25. Zhao, S.; Dearien, A.; Wu, Y.; Farnell, C.; Rashid, A.U.; Luo, F.; Mantooth, H.A. Adaptive Multi-Level Active Gate Drivers for SiC Power Devices. *IEEE Trans. Power Electron.* **2019**, *35*, 1882–1898. [\[CrossRef\]](http://dx.doi.org/10.1109/TPEL.2019.2922112)
- <span id="page-17-4"></span>26. Lobsiger, Y.; Kolar, J.W. Closed-loop di/dt and dv/dt IGBT gate driver. *IEEE Trans. Power Electron.* **2015**, *30*, 3402–3417. [\[CrossRef\]](http://dx.doi.org/10.1109/TPEL.2014.2332811)
- <span id="page-17-5"></span>27. Zhang, B.F.; Xu, J.M.; Qian, Q.; Zhang, Z.; Xie, S.J. Analysis on Characteristics of SiC-MOSFET and Key Techniques of Its Applications. *J. Power Supply* **2016**, *14*, 39–51.
- <span id="page-17-6"></span>28. Zhou, Q.; Gao, F. A gate driver of SiC MOSFET for suppressing the negative voltage spikes in a bridge circuit. *IEEE Trans. Power Electron.* **2018**, *33*, 2339–2353.
- <span id="page-17-7"></span>29. Zeng, Z.; Li, X. Comparative Study on Multiple Degrees of Freedom of Gate Drivers for Transient Behavior Regulation of SiC MOSFET. *IEEE Trans. Power Electron.* **2018**, *33*, 8754–8763. [\[CrossRef\]](http://dx.doi.org/10.1109/TPEL.2017.2775665)
- <span id="page-17-8"></span>30. Chen, Z.; Boroyevich, D.; Burgos, R. Experimental parametric study of the parasitic inductance influence on MOSFET switching characteristics. In Proceedings of the 2010 International Power Electronics Conference—ECCE ASIA-, Sapporo, Japan, 21–24 June 2010; pp. 164–169.
- 31. Wang, Z.H.; Zhang, J.M.; Wu, X.K. Analysis of stray inductance's influence on SiC MOSFET switching performance. In Proceedings of the Energy Conversion Congress and Exposition (ECCE), Pittsburgh, PA, USA, 14–18 September 2014; pp. 2838–2843.
- 32. Ke, J.J.; Zhao, Z.B.; Wei, C.J.; Xu, P.; Xie, Z.K.; Yang, F. Effect of the Parasitic Inductance on SiC MOSFET Switching Characteristics. *Semicond. Technol.* **2017**, *42*, 194–199.
- <span id="page-17-9"></span>33. Yang, B.; Zhang, J. Effect and utilization of common source inductance in synchronous rectification. In Proceedings of the Twentieth Annual IEEE Applied Power Electronics Conference and Exposition, APEC 2005, Austin, TX, USA, 6–10 March 2005; Volume 3, pp. 1407–1411.



© 2019 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (http://[creativecommons.org](http://creativecommons.org/licenses/by/4.0/.)/licenses/by/4.0/).