Next Article in Journal
A High-Energy, Wide-Spectrum, Spatiotemporal Mode-Locked Fiber Laser
Previous Article in Journal
Research on Single-Event Burnout Reinforcement Structure of SiC MOSFET
Previous Article in Special Issue
A Statistical Approach for Signal and Power Integrity Co-Design in High-Speed Interconnects Considering Non-Linear Power/Ground Noise and Bit-Patterns
 
 
Font Type:
Arial Georgia Verdana
Font Size:
Aa Aa Aa
Line Spacing:
Column Width:
Background:
Editorial

Editorial for the Special Issue on Advanced Interconnect and Packaging, 2nd Edition

School of Electronics and Information and School of Integrated Circuit Science and Engineering, Hangzhou Dianzi University, Hangzhou 310018, China
*
Author to whom correspondence should be addressed.
Micromachines 2024, 15(5), 643; https://doi.org/10.3390/mi15050643
Submission received: 6 May 2024 / Accepted: 8 May 2024 / Published: 11 May 2024
(This article belongs to the Special Issue Advanced Interconnect and Packaging, 2nd Edition)
Interconnect and packaging technologies are crucial aspects of modern electronics, and they are essential to achieve high performance, miniaturization and low power consumption of electronic equipment [1]. With the rapid development of semiconductor processes, interconnect and packaging technologies continue to evolve to meet growing market demands. Packaging technology is responsible for protecting the chip and providing a suitable environment where it can work properly [2]. As the core part of packaging, interconnect technology is responsible for connecting various components inside the chip to each other and for exchanging signals and power with the outside systems. Interconnect technologies continue to evolve as the speed, density and functionality of semiconductor products increase. For example, flip bonding, through-silicon via (TSV) and hybrid bonding are widely used [3,4,5,6].
Considering the important roles that the advanced interconnect and packaging technologies play in advancing the semiconductor industry, it is necessary to provide a platform for the cutting-edge research and developments in this field. This Special Issue seeks to showcase papers on the developments in advanced interconnect and packaging technologies. In particular, Gulsaran et al. proposed a built-in packaging method for two-terminal devices in Contribution 1. The proposed method can increase the overlap area and reduce contact resistance, thereby providing a promising method for sensing applications, wireless power transfer, energy harvesting and solar rectennas.
In the MEMS field, special functional coating was usually used to prolong service life. In Contribution 2, Zhao et al. employed the ultrasonic assisted electrochemical potential activation method to improve bonding strength. By utilizing the indentation method, bonding strength was measured, and the results demonstrated that the oxygen content of the substrate surface can be removed; moreover, the dislocation density of the electroplating Ni coating was reduced. The proposed method is beneficial for improving the interfacial bonding strength of MEMS devices [7].
Due to a low dielectric loss, a glass interposer was used for high-performance high-frequency applications. The accurate characterization of through-glass via (TGV) interconnects is critical for their applications [8,9]. However, non-coplanar ends would pose challenges to the testing process. To solve this problem, Liu et al. developed an accurate extraction method of the S parameters of a TGV interconnect using the transmission matrix in Contribution 3. This method can handle a diverse range of vertical interconnects, thereby providing an efficient measurement method up to 40 GHz.
Further, signal and power integrity analyses of high-speed interconnects were conducted. Contribution 4 proposed a novel statistical approach for co-design signal and power integrity with the consideration of non-linear power/ground noise. This approach can be used to estimate the statistical eye diagram. Moreover, within this study, prediction accuracy was validated by comparing the results with HSPICE simulated results [10,11]. Then, in Contribution 5, Sun and Xu studied the crosstalk effect in high-speed package interconnects. They pointed out that delay-insensitive coding can reduce crosstalk peaks, thereby reducing wiring spacing.
Integrated passive device (IPD) technology can package passive components together with active circuits. However, directional couplers, one of the most widely used components, have had few successful attempts based on IPD technology [12]. By utilizing defect ground structure and wiggly coupled lines, Contribution 6 presented the design and implementation of two 3 dB directional couplers based on silicon IPD technology. The results demonstrated that the proposed couplers can be used in low-cost, high-performance system-on-package front-end circuits.
Finally, reliability issues were discussed as these problems were exacerbated with the continuous improvement of miniaturization and increased package density [13]. Contribution 7 investigated the electromigration reliability of Au-Al and OPM wire-bonded contacts using the resistance monitoring method. The results indicated that the homogeneous metal contacts can improve the immunity to electromigration.
The articles published in this Special Issue present important advancements in the field of interconnect and packaging technologies. I would like to thank all the authors who provided insights and shared their viewpoints and solutions. I also would like to thank the editors and reviewers who helped to improve the papers published in this Special Issue, especially Mr. Dikies Zhang and Ms. Aria Zeng from the publishing offices of Micromachines. However, it is worth noting that several challenges and obstacles remain to be addressed in the future. Nevertheless, we hope that the articles published in this Special Issue will be interesting and inspiring for their readers.

Funding

This work was supported in part by the NSFC under grants no. 62222401 and 92373117 and the Zhejiang Provincial NSF under grant no. LD22F040003.

Conflicts of Interest

The authors declare no conflicts of interest.

List of Contributions

  • Gulsaran, A.; Azer, B.B.; Ozyigit, D.; Saritas, R.; Abdel-Rahman, E.; Yavuz, M. Built-in packaging for two-terminal devices. Micromachines 2023, 14, 1473. https://doi.org/10.3390/mi14071473.
  • Zhao, Z.; Huo, G.; Li, H. Solving the bonding problem of the Ni thin coating with the ultrasonic assisted electrochemical potential activation method, Micromachines 2023, 14, 34. https://doi.org/10.3390/mi14010034.
  • Liu, J.; Zhang, J.; Gao, L.; Chen, H. Extracting and analyzing the S-parameters of vertical interconnection structures in 3D glass packaging. Micromachines 2023, 14, 803. https://doi.org/10.3390/mi14040803.
  • Kim, Y. A statistical approach for signal and power integrity co-design in high-speed interconnects considering non-linear power/ground noise and bit-patterns. Micromachines 2023, 14, 1654. https://doi.org/10.3390/mi14091654.
  • Su, B.; Xu, Z. Crosstalk analysis of delay-insensitive code in high-speed package interconnects. Micromachines 2023, 14, 1033. https://doi.org/10.3390/mi14051033
  • Xu, M.; Su, J.; Wang, R.; Lin, Z.; Xie, W.; Liu, J. Design and implementation of broadband hybrid 3-dB couplers with silicon-based IPD technology. Micromachines 2023, 14, 932. https://doi.org/10.3390/mi14050932.
  • Li, X.; Gao, L.; Ni, T.; Zhou, J.; Li, X.; Li, Y.; Xu, L.; Wang, R.; Zeng, C.; Li, B.; et al. Analysis of degradation of electromigration reliability of Au-Al and OPM wire bonded contacts at 250 ℃ using resistance monitoring method. Micromachines 2023, 14, 640. https://doi.org/10.3390/mi14030640.

References

  1. Meindl, J.D. Beyond Moore’s law: The interconnect era. Comput. Sci. Eng. 2003, 5, 20–24. [Google Scholar] [CrossRef]
  2. Mahajan, R.; Nair, R.; Wakharkar, V.; Swan, J.; Tang, J.; Vandentop, G. Emerging directions for packaging technologies. Intel Technol. J. 2002, 6, 62–75. [Google Scholar]
  3. Motoyoshi, M. Through-silicon via (TSV). Proc. IEEE 2009, 97, 43–48. [Google Scholar] [CrossRef]
  4. Hsieh, M.-C.; Kang, K.; Choi, H.; Kim, Y. Thin profile flip chip package-on-package development. In Proceedings of the 2016 11th International Microsystems, Packaging, Assembly and Circuits Technology Conference (IMPACT), Taipei, Taiwan, 26–28 October 2016. [Google Scholar]
  5. Zhao, W.-S.; Zheng, J.; Liang, F.; Xu, K.; Chen, X.; Wang, G. Wideband modeling and characterization of differential through-silicon vias for 3-D ICs. IEEE Trans. Electron Devices 2016, 63, 1168–1175. [Google Scholar] [CrossRef]
  6. Lau, J.H. Recent advances and trends in advanced packaging. IEEE Trans. Compon. Packag. Manuf. Technol. 2022, 12, 228–252. [Google Scholar] [CrossRef]
  7. Lee, B.; Katkar, R.; Gao, G.; Fountain, G.; Lee, S.; Wang, L.; Mandalapu, C.; Uzoh, C.; Mirkari, L.; Sykes, B.; et al. Mechanical strength characterization of direct bond interfaces for 3D-IC and MEMS applications. In Proceedings of the 2018 IEEE 68th Electronic Components and Technology Conference (ECTC), San Diego, CA, USA, 29 May–1 June 2018. [Google Scholar]
  8. Shorey, A.B.; Kuramochi, S.; Yun, C.H. Through glass via (TGV) technology for RF applications. Int. Symp. Microelectron. 2015, 2015, 000386–000389. [Google Scholar] [CrossRef]
  9. Xu, J.; Sun, Y.; Liu, J.; Wei, Y.-D.; Zhao, W.-S.; Wang, D. Fabrication and high-frequency characterization of low-cost fan-in/out WLP technology with RDL for 2.5 D/3D heterogeneous integration. Microelectron. J. 2022, 119, 105332. [Google Scholar] [CrossRef]
  10. Gao, W.-B.; Lin, X.; Li, G.-S.; Yin, H.-S.; Lv, F.-L.; Zhang, P.; Wang, D.-W.; Qian, W.-S.; Zhang, H.; Zhao, W.-S. Modeling and signal integrity analysis of silicon interposer channels based on MTL and KBNN. Microelectron. J. 2024, 147, 106186. [Google Scholar] [CrossRef]
  11. Zhao, W.-S.; Zheng, J.; Chen, S.; Wang, X.; Wang, G. Transient analysis of through-silicon vias in floating silicon substrate. IEEE Trans. Electromagn. Compat. 2016, 59, 207–216. [Google Scholar] [CrossRef]
  12. Shin, K.R.; Kim, E. Lumped element high precision X-band bandpass filter with through silicon via (TSV) integrated passive device (IPD) technology. In Proceedings of the 2021 IEEE Radio and Wireless Symposium (RWS), Virtual Conference, 17–22 January 2021. [Google Scholar]
  13. Wang, H.; Ma, J.; Yang, Y.; Gong, M.; Wang, Q. A review of system-in-package technologies: Application and reliability of advanced packaging. Micromachines 2023, 14, 1149. [Google Scholar] [CrossRef] [PubMed]
Disclaimer/Publisher’s Note: The statements, opinions and data contained in all publications are solely those of the individual author(s) and contributor(s) and not of MDPI and/or the editor(s). MDPI and/or the editor(s) disclaim responsibility for any injury to people or property resulting from any ideas, methods, instructions or products referred to in the content.

Share and Cite

MDPI and ACS Style

Wang, D.; Zhao, W. Editorial for the Special Issue on Advanced Interconnect and Packaging, 2nd Edition. Micromachines 2024, 15, 643. https://doi.org/10.3390/mi15050643

AMA Style

Wang D, Zhao W. Editorial for the Special Issue on Advanced Interconnect and Packaging, 2nd Edition. Micromachines. 2024; 15(5):643. https://doi.org/10.3390/mi15050643

Chicago/Turabian Style

Wang, Dawei, and Wensheng Zhao. 2024. "Editorial for the Special Issue on Advanced Interconnect and Packaging, 2nd Edition" Micromachines 15, no. 5: 643. https://doi.org/10.3390/mi15050643

APA Style

Wang, D., & Zhao, W. (2024). Editorial for the Special Issue on Advanced Interconnect and Packaging, 2nd Edition. Micromachines, 15(5), 643. https://doi.org/10.3390/mi15050643

Note that from the first issue of 2016, this journal uses article numbers instead of page numbers. See further details here.

Article Metrics

Back to TopTop