## Supplementary Materials

## Article

# A Non-Volatile Memory Based on NbO<sub>x</sub>/NbSe<sub>2</sub> Van Der Waals Heterostructures

Ji Eun Kim <sup>1,†</sup>, Van Tu Vu <sup>1,†</sup>, Thi Thanh Huong Vu <sup>1</sup>, Thanh Luan Phan <sup>1,\*</sup>, Young Rae Kim <sup>1,2</sup>, Won Tae Kang <sup>1,2</sup>, Kunnyun Kim <sup>3</sup>, Young Hee Lee <sup>2</sup> and Woo Jong Yu<sup>1,\*</sup>

- <sup>1</sup> Department of Electrical and Computer Engineering, Sungkyunkwan University, Suwon, Kyunggi-do 16419, Korea; libettyil@g.skku.edu (J.E.K.); tu.vuvan@skku.edu (V.T.V.); thanhhuong16@skku.edu (T.T.H.V.); kyr911@skku.edu (Y.R.K.); col7777@skku.edu (W.T.K.)
- <sup>2</sup> Center for Integrated Nanostructure Physics, Institute for Basic Science (IBS), Suwon, Kyunggi-do 16419, Korea; leeyoung@skku.edu
- <sup>3</sup> Korea Electronics Technology Institute, Seongnam 13509, Korea; kimkn@keti.re.kr
- \* Correspondence: luanpt@skku.edu (T.L.P.); micco21@skku.edu (W.J.Y.)
- \* These authors contributed equally to this work.

Received: 29 September 2020; Accepted: 26 October 2020; Published: date



Figure S1. The CVD growth condition for NbSe<sub>2</sub> flakes.



**Figure S2.** Raman mapping image according to  $E_{2g}$  mode at 250 cm<sup>-1</sup> of the CVD-grown NbSe<sub>2</sub>.



**Figure S3.** (**a**–**e**) CVD NbSe<sub>2</sub> growth tendency according to the optimization of carrier gas ratio (N<sub>2</sub>:H<sub>2</sub>).



**Figure S4**. (**a**,**b**) Electrical characteristics of various other CVD-grown NbSe<sub>2</sub> flakes. Both output characteristics showed linear properties; (**c**,**d**) no gate modulation was observed under gate bias sweep in the transfer characteristics, indicating the metallic behavior of NbSe<sub>2</sub>.



**Figure S5.** The oxidization effect of the thin CVD-grown NbSe<sub>2</sub> flake. (a) Optical microscope image of the as-grown NbSe<sub>2</sub> flake. The flake thickness was about 3~4 nm, corresponding to three to four layers of NbSe<sub>2</sub> (b) Optical microscope image of the oxidized NbSe<sub>2</sub> flake after several days (within a week). The overall surface was damaged and disappeared.



**Figure S6.** Formation of channels in a memristor device structured with a NbO<sub>x</sub>/NbSe<sub>2</sub> heterostructure. The resistance of the metallic NbSe<sub>2</sub> layer and the resistance of the NbO<sub>x</sub> oxide layer, which began to be conductive by conductive filament formed by oxygen vacancy.



**Figure S7.** Retention properties of the NbO<sub>x</sub>/NbSe<sub>2</sub> memristor under a 0.01-V read voltage. Non-volatile properties were observed for 3000 s without any resistance switching.



**Figure S8.** I–V curves of NbO<sub>x</sub>/NbSe<sub>2</sub> memory devices displayed on a double-logarithmic scale. The linear fitting result in both On-state and Off-state: (**a**) positive SET range and (**b**) negative RESET range.





**Figure S9.** (**a–i**) Characteristics of the NbO<sub>x</sub>/NbSe<sub>2</sub> heterostructure memristor along with the influence of oxidation time (0–24 days). Stable memory characteristics were confirmed when the oxidation period was over 21 days.



Figure S10. Electrical comparison of memristor under vacuum and ambient condition.

## Supplementary Note 1

To prove the conduction mechanism in our NbO<sub>x</sub>/NbSe<sub>2</sub> memory device, I–V curves (Figure 4d, manuscript) are replotted on a double-logarithmic scale as shown in Figure S8. According to the results, our device was followed by the Space Charge Limited Conduction (SCLC) mechanism [32,33], which is a commonly observed in resistive memory devices. Here, the SCLC mechanism was relatively observed with two regions of distinct slope, followed by the Ohmic law (I  $\alpha$  V) in a low electric field region and Child's law (I  $\alpha$  V<sup>2</sup>) in a high electric field region. From the results (Figure S8), both the SET range (Figure S8a) and RESET range (Figure S8b) are showing the observation of (i) I  $\alpha$  V and (ii) I  $\alpha$  V<sup>2</sup>, which assigned to the dominant of SCLC mechanism. Based on the SCLC theory, the most commonly accepted factor which contributed to the SCLC conduction is oxygen vacancy. This result is consistent with a previous report [31].

#### Supplementary Note 2

In Figure S9, the relationship between the exposure time and memory behavior indicates that the oxidation time influenced the device performance, suggesting that the thickness of NbO<sub>x</sub> is a key factor for contributing to the on/off ratio. In particular, the on/off current ratio of the device exposed in ambient for 21 days (Figure S8. h) showed 20 times higher than a pristine NbSe<sub>2</sub> device (Figure S8. a). To improve the on/off current ratio, we tried to speed up the oxidation by the heating effect. However, the oxide layer formed at room temperature is usually an amorphous phase, which provides a higher concentration of native defects (oxygen vacancies) than the oxide layer formed by the heating effect. Therefore, the native oxidation under ambient conditions at room temperature was more suitable for our devices. According to that, our device showed a stable on/off current ratio of around 20.