

Article



# Research on Five-Level PFC Circuit Topology Based on Switch-Diode-Capacitor Network

Yun Lu, Hui Ma \*<sup>®</sup>, Yewen Wei \*, Yu Pan, Xi Chen <sup>®</sup> and Yuehua Huang

College of Electrical Engineering and New Energy, China Three Gorges University, No. 8 Daxue Road, Yichang 443002, China

\* Correspondence: mahuizz119@126.com (H.M.); weiyewen@ctgu.edu.cn (Y.W.)

**Abstract:** In this paper, a family of a novel single-phase three-level PFC based on a switch-capacitor cell is proposed. The proposed PFC topologies have the characteristics of high power factor, low voltage stresses, and low power losses. Firstly, the derivation process of the novel PFC topologies is introduced in detail. Based on a representative circuit of the proposed novel PFC topologies, its operation principle is analyzed from the aspects of working current paths, key waveforms, and pulse distribution. Meanwhile, its equivalent circuit model is deduced. Secondly, the performance of the proposed PFC topologies is analyzed. Then the modulation technology based on capacitor voltage balancing is designed for the proposed topologies. Finally, an experimental prototype with a rated power of 800 W and a DC output voltage of 400 V is built. The experimental analysis is carried out from both the steady state and dynamic state. The experimental results verify the feasibility of the proposed novel three-level PFC topologies and the effectiveness of the modulation technology.

Keywords: three-level topology; power factor correction; single-phase rectifier; switch-capacitor cell



Citation: Lu, Y.; Ma, H.; Wei, Y.; Pan, Y.; Chen, X.; Huang, Y. Research on Five-Level PFC Circuit Topology Based on Switch-Diode-Capacitor Network. *Electronics* **2023**, *12*, 1286. https://doi.org/10.3390/ electronics12061286

Academic Editor: Ahmed Abu-Siada

Received: 10 February 2023 Revised: 28 February 2023 Accepted: 5 March 2023 Published: 8 March 2023



**Copyright:** © 2023 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https:// creativecommons.org/licenses/by/ 4.0/).

## 1. Introduction

International standards such as IEEE 519, IEC 100-3-2, and IEC61000-3-2 put forward restrictions on harmonic currents injected into the power grid by rectifiers, especially for motor drives, lighting equipment, and special industrial products [1–3]. The common way to meet the requirements is to use active power factor correction (APFC) rectifiers for the advantages of high power factor, continuous input current, and high efficiency [4]. However, the semiconductor devices in conventional two-level APFC rectifiers withstand excessive voltage stresses, resulting in high switching losses. To improve the efficiency, a better method is to use multilevel technology [5]. It is well known that applying multilevel technology can reduce the voltage stresses of switching devices in PFC rectifiers and effectively reduce the filter size and weight [6–10].

In the relevant studies on the structures of the multilevel PFC topologies, many multilevel PFC topologies with remarkable features have been developed. A novel bridgeless three-level PFC topology is proposed in [11]. This topology replaces half of the controllable switches in the traditional three-level PFC with diodes, reducing the number of active switches and improving the performance of the converter. In [12], a five-level boost PFC rectifier using a reduced number of switches is developed, which remarkably reduces the size of the manufactured box and the current harmonics. In [13], a novel single-phase fivelevel PFC rectifier is proposed, which has fewer active switches, a simpler drive, and lower power losses compared to similar PFC rectifiers. In order to improve the efficiency and optimize the output performance, many scholars improve the performance of multilevel PFC topology mainly from the overall multi-objective optimization of the converter [14–16]. The above literature optimizes the existing PFC topologies to a certain extent and improves the performance and efficiency, but the original PFC topology structures are not changed substantially. Based on the careful analysis and summary of the above multilevel PFC topologies, a family of novel single-phase three-level PFC topologies based on switch-capacitor cells are developed in this paper. The proposed topologies enrich the existing three-level PFC topology types and have the characteristics of a low number of active switches, low power losses, and high reliability. The organization of this paper is as follows. In Section 2, the derivation process and the operation principle of the proposed novel three-level PFC topologies are presented in detail. In Section 3, the voltage stresses of power devices are analyzed. Meanwhile, the calculation and comparison of the switching device losses are given. In Section 4, the modulation technology of the proposed PFC is presented. The detailed experimental validation is given in Section 5, and the conclusions are summarized in Section 6.

## 2. Topology Deduction and Operation Principle

## 2.1. Deduction Process of Novel PFC Topologies

The traditional three-level power factor correction circuit (TTL-PFC) shown in Figure 1a uses diodes to clamp the voltage of the corresponding active switches and ensures the bidirectional flow of current [17]. However, in the application of unidirectional power flow, the number of active switches is a significant disadvantage of this approach. As shown in Figure 1b, it is a unidirectional three-level power factor correction circuit (UTL-PFC), which reduces four active switches and improves the efficiency compared to the TTL-PFC topology [11]. Unfortunately, there are four modes that have two active switches conducting at the same time among all six operating modes of the UTL-PFC, which results in the disadvantages of excessive switching losses and complexity of control.



Figure 1. Two typical single-phase three-level PFC topologies. (a) TTL-PFC. (b) UTL-PFC.

Generally, three-level PFC topologies usually adopt capacitors in parallel on the DC side for voltage regulation [18–20]. According to the topology characteristics, the link structure of the switch, diode, and capacitor can be defined as a switch-capacitor cell (SCC), which is divided into two forms: common anode SCC and common cathode SCC, as shown in Figure 2.



Figure 2. Two forms of the switch-capacitor cell. (a) common anode SCC. (b) common cathode SCC.

In order to facilitate the pulse distribution and reduce the switching losses of the UTL-PFC, this paper uses the cells shown in Figure 2 to reconstruct the upper and lower controllable switch bridge arms of the UTL-PFC topology and obtains a family of a novel single-phase three-level PFC topologies, as shown in Figure 3. In Figure 3a, switch  $S_1$ , the capacitor  $C_1$ , and the diode  $D_5$  form a common cathode SCC. Meanwhile, the switch  $S_2$ , the capacitor  $C_2$ , and the diode  $D_6$  form a common anode SCC. In order to prevent the bidirectional flow of current, the diodes  $D_3$  and  $D_4$  are connected in series on the branches of switches  $S_1$  and  $S_2$ , respectively. By connecting the source of the switch  $S_2$  in Figure 3a to point *a* or the drain of switch  $S_1$  to point *a*, the PFC topologies shown in Figure 3b,c can be obtained. The topology shown in Figure 3b uses only one common cathode SCC, which is composed of switch  $S_1$ , diode  $D_5$ , and capacitor  $C_1$ . Correspondingly, only one common anode SCC is used in the topology shown in Figure 3c, which is formed by the switch  $S_2$ , the diode  $D_6$ , and the capacitor  $C_2$ . In all three proposed PFC topologies, diodes  $D_5$  and  $D_6$  can ensure the unidirectional flow of power and prevent the energy of capacitors from returning to the input side.



Figure 3. Three novel single-phase three-level PFC. (a) STL-PFC. (b) UATL-PFC. (c) LATL-PFC.

The proposed three-level PFC topologies are named respectively according to the topological structure characteristics. Figure 3a–c are defined as symmetrical three-level PFC (STL-PFC), upper asymmetrical three-level PFC (UATL-PFC), and lower asymmetrical three-level PFC (LATL-PFC), respectively. Compared with the UTL-PFC topology, the proposed PFC topologies work with only one active switch at most in each operating mode, which reduces the switching losses and the difficulty of the control system design. Meanwhile, the proposed novel PFC topologies have the same switching pulse signal distribution, which means they can use the same modulation method.

## 2.2. Operation Principle of Novel PFC Topologies

As the pulse signal distribution of the STL-PFC, UATL-PFC, and LATL-PFC is the same, this section takes the STL-PFC topology as an example to analyze the operation principle, and other proposed topologies can be analyzed in the same way. The STL-PFC topology is formed by an AC voltage source  $u_g$ , one inductor L, four switches  $S_1$ - $S_4$ , six diodes  $D_1$ - $D_6$ , and two identical capacitors  $C_1$ - $C_2$ . The STL-PFC has six operating modes in one power frequency period at a steady state, and the current path corresponding to each operating mode is shown in Figure 4. The key waveforms of the STL-PFC topology during one power frequency period are shown in Figure 5. The analysis of each operating mode is given as follows.



**Figure 4.** Current paths corresponding to six operating modes of the STL-PFC: (a) Mode 1 ( $i_L > 0$ ,  $u_{ab} = +0$ ); (b) Mode 2 ( $i_L > 0$ ,  $u_{ab} = +0.5u_{dc}$ ); (c) Mode 3 ( $i_L > 0$ ,  $u_{ab} = +u_{dc}$ ); (d) Mode 4 ( $i_L < 0$ ,  $u_{ab} = -0$ ); (e) Mode 5 ( $i_L < 0$ ,  $u_{ab} = -0.5u_{dc}$ ); (f) Mode 6 ( $i_L < 0$ ,  $u_{ab} = -u_{dc}$ ).

Mode 1 [ $t \in (t_0, t_1) \cup (t_2, t_3)$ ]: Only the switch  $S_4$  is turned ON as shown in Figure 4a. The inductor *L* is in the energy storage state. Meanwhile, the capacitors  $C_1$  and  $C_2$  supply power to the load  $R_L$ . During this state, the voltage  $u_{ab} = +0$ . The equation of this mode can be expressed as:

$$Ldi_L/dt = u_g \tag{1}$$



Figure 5. Key operating waveforms of the STL-PFC in theory.

Mode 2 [ $t \in (t_0, t_3)$ ]: Only the switch  $S_1$  is turned ON, as shown in Figure 4b. In this mode, the capacitor  $C_2$  is charged, the capacitor  $C_1$  provides energy to the load  $R_L$ , and the voltage  $u_{ab} = +u_{c2} = +0.5u_{dc}$ . During this state, if the power supply voltage is higher than  $0.5u_{dc}$ , the inductor current  $i_L$  increases linearly. Correspondingly, if the power supply voltage is lower than  $0.5u_{dc}$ , the inductor current  $i_L$  decreases linearly. The equation of this mode can be obtained as follows:

$$Ldi_L/dt = u_g - u_{dc}/2 \tag{2}$$

Mode 3 [ $t \in (t_1, t_2)$ ]: All switches are turned OFF, as shown in Figure 4c. During this state, the inductor *L* provides energy to the load  $R_L$ . At the same time, the capacitors  $C_1$  and  $C_2$  are charged, and the voltage  $u_{ab} = u_{c1} + u_{c2} = u_{dc}$ . The equation of this mode can be obtained as follows:

$$Ldi_L/dt = u_g - u_{dc} \tag{3}$$

Mode 4 [ $t \in (t_3, t_4) \cup (t_5, t_6)$ ]: Only the switch  $S_3$  is turned ON, as shown in Figure 4d. The inductor current  $i_L$  increases linearly. Meanwhile, the capacitors  $C_1$  and  $C_2$  supply power to the load  $R_L$ , the voltage  $u_{ab} = -0$ . The equation of this mode can be obtained as follows:

Ι

$$Ldi_L/dt = -u_g \tag{4}$$

Mode 5 [ $t \in (t_3, t_6)$ ]: Only the switch  $S_2$  is turned ON as shown in Figure 4e. In this mode, the capacitor  $C_1$  is charged, the capacitor  $C_2$  discharges energy to the load  $R_L$ , and the voltage  $u_{ab} = -u_{c1} = -0.5u_{dc}$ . During this state, if the absolute value of the power supply voltage is higher than  $0.5u_{dc}$ , the inductor current  $i_L$  increases linearly. Correspondingly, if the absolute value of the power supply voltage is lower than  $0.5u_{dc}$ , the inductor current  $i_L$  decreases linearly; the equation of this mode can be obtained as:

$$Ldi_L/dt = -u_g - u_{dc}/2 \tag{5}$$

Mode 6 [ $t \in (t_4, t_5)$ ]: All switches are turned OFF, as shown in Figure 4f. In this mode, the capacitors  $C_1$  and  $C_2$  are charged, the inductor current  $i_L$  decreases linearly, and the voltage  $u_{ab} = -u_{c1} - u_{c2} = -u_{dc}$ . The equation of this mode can be obtained as follows:

$$Ldi_L/dt = -u_g - u_{dc} \tag{6}$$

## 2.3. Equivalent Circuit Model

According to the detailed analysis of the operation principle of the STL-PFC topology in Section 2.2, the switching pulse distribution and system parameters of the STL-PFC can be summarized in Table 1, where the "ON" and "OFF" states of the switches are represented by "1" and "0", respectively. The currents  $i_+$  and  $i_-$  represent the upper and lower DC bus currents, respectively. The branch currents  $i_{s1}$  and  $i_{s2}$  represent the currents flowing through the switches  $S_1$  and  $S_2$ , respectively. From Table 1, the upper DC bus current  $i_+$  is not equal to zero in modes 3, 5, and 6. Correspondingly, the lower DC bus current  $i_-$  is not equal to zero in modes 2, 3, and 6. The branch current  $i_{s1}$  is not equal to zero only in mode 2.

Table 1. Switching states and system parameters.

| Modes     |   | Switching States |       |       |       | System Parameters |           |          |                        |          |          |                    |              |              |
|-----------|---|------------------|-------|-------|-------|-------------------|-----------|----------|------------------------|----------|----------|--------------------|--------------|--------------|
|           |   | $S_1$            | $S_2$ | $S_3$ | $S_4$ | <i>i</i> +        | <i>i_</i> | $i_{s1}$ | <i>i</i> <sub>s2</sub> | $i_{s3}$ | $i_{s4}$ | u <sub>ab</sub>    | $u_{c1}$     | $u_{c2}$     |
|           | 1 | 0                | 0     | 0     | 1     | 0                 | 0         | 0        | 0                      | 0        | $i_L$    | 0                  | $\downarrow$ | $\downarrow$ |
| $i_L > 0$ | 2 | 1                | 0     | 0     | 0     | 0                 | $i_L$     | $i_L$    | 0                      | $i_L$    | 0        | $u_{c2}$           | $\downarrow$ | $\uparrow$   |
|           | 3 | 0                | 0     | 0     | 0     | i <sub>L</sub>    | $i_L$     | 0        | 0                      | $i_L$    | 0        | $u_{c1} + u_{c2}$  | $\uparrow$   | $\uparrow$   |
|           | 4 | 0                | 0     | 1     | 0     | 0                 | 0         | 0        | 0                      | $-i_L$   | 0        | 0                  | $\downarrow$ | $\downarrow$ |
| $i_L < 0$ | 5 | 0                | 1     | 0     | 0     | $-i_L$            | 0         | 0        | $-i_L$                 | 0        | $-i_L$   | $-u_{c1}$          | $\uparrow$   | $\downarrow$ |
|           | 6 | 0                | 0     | 0     | 0     | $-i_L$            | $-i_L$    | 0        | 0                      | 0        | $-i_L$   | $-u_{c1} - u_{c2}$ | $\uparrow$   | $\uparrow$   |

Meanwhile, the branch current  $i_{s2}$  is not equal to zero only in mode 5. Based on the above analysis, the currents  $i_+$ ,  $i_-$ ,  $i_{s1}$ , and  $i_{s2}$  can be calculated as:

$$i_{+} = \overline{S}_{1}\overline{S}_{2}\overline{S}_{3}\overline{S}_{4}\frac{1+\operatorname{sgn}(i_{L})}{2}i_{L} - \overline{S}_{3}\overline{S}_{4}\frac{1-\operatorname{sgn}(i_{L})}{2}i_{L} = (A-B)i_{L}$$

$$(7)$$

$$i_{-} = \overline{S}_{2}\overline{S}_{3}\overline{S}_{4}\frac{1+\operatorname{sgn}(i_{L})}{2}i_{L} - \overline{S}_{1}\overline{S}_{2}\overline{S}_{3}\overline{S}_{4}\frac{1-\operatorname{sgn}(i_{L})}{2}i_{L}$$

$$= (C-D)i_{L}$$

$$(8)$$

$$i_{s1} = S_1 \overline{S}_2 \overline{S}_3 \frac{1 + \text{sgn}(i_L)}{2} i_L - \overline{S}_1 \overline{S}_2 \overline{S}_3 \frac{1 - \text{sgn}(i_L)}{2} i_L - \overline{S}_1 \overline{S}_2 \overline{S}_3 \overline{S}_4 \frac{1 - \text{sgn}(i_L)}{2} i_L = (E - F - D) i_L$$
(9)

$$i_{s2} = \overline{S}_1 \overline{S}_2 \overline{S}_3 \frac{1 - \operatorname{sgn}(i_L)}{2} i_L - \overline{S}_3 \overline{S}_4 \frac{1 - \operatorname{sgn}(i_L)}{2} i_L = (F - B) i_L$$
(10)

where:

$$\begin{split} A &= \overline{S}_1 \overline{S}_2 \overline{S}_3 \overline{S}_4 \frac{1 + \operatorname{sgn}(i_L)}{2}, \ B &= \overline{S}_3 \overline{S}_4 \frac{1 - \operatorname{sgn}(i_L)}{2}, \\ C &= \overline{S}_2 \overline{S}_3 \overline{S}_4 \frac{1 + \operatorname{sgn}(i_L)}{2}, \ D &= \overline{S}_1 \overline{S}_2 \overline{S}_3 \overline{S}_4 \frac{1 - \operatorname{sgn}(i_L)}{2}, \\ E &= S_1 \overline{S}_2 \overline{S}_3 \frac{1 + \operatorname{sgn}(i_L)}{2}, \ F &= \overline{S}_1 \overline{S}_2 \overline{S}_3 \frac{1 - \operatorname{sgn}(i_L)}{2}, \\ \operatorname{sgn}(i_L) &= \begin{cases} 1, \text{ if } i_L > 0 \\ -1, \text{ if } i_L < 0 \end{cases}. \end{split}$$

It can be seen from Table 1 that the bridge-arm voltage  $u_{ab}$  has five different levels during one power frequency period so that the voltage  $u_{ab}$  can be expressed as:

$$u_{ab} = (A - B)u_{c1} + (E + A - D)u_{c2}$$
(11)

Through different combinations of *A*, *B*, *D*, and *E*, the bridge-arm voltage  $u_{ab}$  can be converted between the five levels of  $u_{dc}$ ,  $u_{dc}/2$ , 0,  $-u_{dc}/2$ , and  $-u_{dc}$ . According to (7)–(11), the equivalent circuit model of the STL-PFC topology can be obtained, as shown in Figure 6, where  $r_L$  is the parasitic resistance of the inductor. The equivalent model shown in Figure 6 is also applicable to the UATL-PFC and the LATL-PFC.



Figure 6. The equivalent circuit model of the STL-PFC topology.

#### 3. Performance Analysis of the Proposed Topologies

3.1. Analysis of Voltage Stresses of Switching Devices

The maximum voltage stresses of the switching devices in the proposed three-level PFC topologies are analyzed under the condition of the same output power level, and the results are summarized in Table 2. It can be seen from Table 2 that the maximum voltage stresses of switches  $S_1$  and  $S_2$  in the switch-capacitor cells of all three proposed PFC topologies are halved, which is beneficial for reducing the switching losses.

Table 2. Maximum voltage stresses of the switching devices in the proposed topologies.

| Switching Devices               | STL-PFC     | UATL-PFC    | LATL-PFC    |
|---------------------------------|-------------|-------------|-------------|
| $S_1$                           | $0.5u_{dc}$ | $0.5u_{dc}$ | $0.5u_{dc}$ |
| $S_2$                           | $0.5u_{dc}$ | $0.5u_{dc}$ | $0.5u_{dc}$ |
| $S_3$                           | $u_{dc}$    | $u_{dc}$    | $u_{dc}$    |
| $S_4$                           | $u_{dc}$    | $u_{dc}$    | $u_{dc}$    |
| $D_1, D_2$                      | $u_{dc}$    | $u_{dc}$    | $u_{dc}$    |
| $D_{3}, D_{4}$                  | $0.5u_{dc}$ | $0.5u_{dc}$ | $0.5u_{dc}$ |
| D <sub>5</sub> , D <sub>6</sub> | $u_{dc}$    | $u_{dc}$    | $u_{dc}$    |

## 3.2. Calculation and Comparison of the Switching Device Losses

The losses of switching devices have a significant impact on the efficiency of PFC converters, which is mainly composed of the losses of MOSFETs and diodes [21]. Table 3 shows the switching devices in a conduction state in the proposed PFC topologies under different operating modes, where  $D_4$  and  $D_6$  represent diodes with rated voltages of 400 V and 600 V, respectively.  $M_4$  and  $M_6$  represent MOSFETs with rated voltage of 400 V and 600 V, respectively. It can be seen from Table 3 that in modes 2 and 5, the STL-PFC has one more diode with a rated voltage of 600 V for conduction than the LATL-PFC and the UATL-PFC, respectively. Hence, the power loss of the STL-PFC is slightly larger than that of the LATL-PFC and the UATL-PFC in the two operating modes. Correspondingly, the number of the conductive switching devices of the STL-PFC, LATL-PFC, and UATL-PFC is the same under other operating modes, so the power losses of the three proposed PFC topologies are similar. In summary, the STL-PFC has the largest power losses among the three proposed PFC topologies.

To verify the validity of the proposed PFC topologies, the representative STL-PFC is selected for loss comparisons with the two typical three-level PFC topologies shown in Figure 1. The specific calculation method of the switching device losses can refer to [22], and the results are shown in Figure 7. It can be seen from Figure 7 that the loss of the STL-PFC is the lowest under different load conditions because, at most, one active switch in each operating mode of the STL-PFC is in a conduction state, further proving that the efficiency of the proposed novel PFC topologies is higher.

| Operating | Devices                                     | Voltage <i>u</i> <sub>sh</sub>              |                                             |              |
|-----------|---------------------------------------------|---------------------------------------------|---------------------------------------------|--------------|
| Modes     | STL-PFC                                     | UATL-PFC                                    | LATC-PFC                                    | 8 - uo       |
| Mode 1    | $1 	imes D_{6,1} 	imes M_6$                 | $1 \times D_{6,1} \times M_6$               | $1 	imes D_{6,1} 	imes M_6$                 | +0           |
| Mode 2    | $1 	imes D_{4,3} 	imes D_{6,1} \ 	imes M_4$ | $1 	imes D_{4,3} 	imes D_{6,1} \ 	imes M_4$ | $1 	imes D_{4,2} 	imes D_{6,1} \ 	imes M_4$ | $+0.5u_{dc}$ |
| Mode 3    | $4	imes D_6$                                | $4 	imes D_6$                               | $4	imes D_6$                                | $+u_{dc}$    |
| Mode 4    | $1	imes D_{6,1}	imes M_6$                   | $1 \times D_{6,1} \times M_6$               | $1 \times D_{6,1} \times M_6$               | 0            |
| Mode 5    | $1 	imes D_{4,3} 	imes D_{6,1} \ 	imes M_4$ | $1 	imes D_{4,2} 	imes D_{6,1} \ 	imes M_4$ | $1 	imes D_{4,3} 	imes D_{6,1} \ 	imes M_4$ | $-0.5u_{dc}$ |
| Mode 6    | $4 	imes D_6$                               | $4 	imes D_6$                               | $4 	imes D_6$                               | $-u_{dc}$    |

Table 3. Switching devices in conduction state under different operation modes.



Figure 7. Switching device losses of three PFC topologies under different load conditions.

## 4. Multicarrier Modulation Technology Based on Capacitor Voltage Balancing

The novel three-level PFC topologies proposed in this paper adopt four-carrier modulation technology to realize pulse signal distribution. As shown in Figure 8, the four equal amplitude and in-phase triangular carriers ( $Cr_1$ ,  $Cr_2$ ,  $Cr_3$ , and  $Cr_4$ ) are compared with the sinusoidal modulation wave  $u_{ref}$ . When the value of the modulation wave is larger than that of the carrier, the output PWM signal is high level; otherwise, the output PWM signal is at a low level [23]. According to the comparison, the four PWM waves ( $u_{pwm1}$ ,  $u_{pwm2}$ ,  $u_{pwm3}$ , and  $u_{pwm4}$ ) can be generated. The pulse signals of the switches ( $S_1 \sim S_4$ ) in the proposed PFC topologies can be generated by a logical combination of the four PWM waves ( $u_{pwm1} \sim u_{pwm4}$ ) and the modulation wave  $u_{ref}$ . The logical relation can be expressed as:

$$S_1 = \overline{u}_{pwm1} u_{pwm2} \tag{12}$$

$$S_2 = \overline{u}_{pwm3} u_{pwm4} \tag{13}$$

$$S_3 = u_{pwm3} u_{pwm4} \frac{1 + \text{sgn}(u_{ref})}{2}$$
(14)



Figure 8. The pulse width modulation principle of the proposed PFC.

In the pulse signal waveforms of the switches  $S_1$ ,  $S_2$ ,  $S_3$ , and  $S_4$ , the high-level and the low-level represent the "ON" and "OFF" signals of the switches, respectively. The proposed PFC topologies can operate according to the modes in Table 1 through the mutual cooperation between the pulse signals of each switch, so that the bridge-arm voltage  $u_{ab}$  can be three-level.

As generally recognized, the phenomenon of unbalanced dc-link capacitor voltage in three-level PFC topologies will increase the voltage stresses of power devices and even lead to device damage in serious cases [24–27]. Therefore, this problem should be taken into consideration in the control design. Modes 2 and 5 of the proposed novel three-level PFC topologies directly affect the balance of dc-link capacitor voltage. In mode 2, the upper capacitor  $C_1$  is charged, and its voltage increases. Meanwhile, the lower capacitor  $C_2$  is discharged, and its voltage decreases. However, in mode 5, the voltage fluctuation of the two capacitors is opposite to mode 2. To solve this problem, this paper uses the capacitor voltage balancing method based on multicarrier modulation to achieve the balance of dc-link capacitor voltage. The voltage-current relationship of the capacitor can be expressed as

$$u_c(t) = \int_{t_0}^{t_0 + D_i I_s} i(t) dt / C_i$$
(16)

where i(t) is the charging current of the capacitor,  $D_iT_s$  is the charging time of the capacitor, and  $C_i$  (I = 1,2) is the value of the capacitor.

According to (16), the balance of dc-link capacitor voltage can be realized by changing the charging and discharging time of the capacitors, that is, changing the duty cycle  $D_i$ . Therefore, the modulation wave needs to be modified. This paper uses the PI controller to output the balancing factor  $\alpha$  and add it to the original modulation wave to adjust the duty cycle  $D_i$ . The modified modulation wave can be obtained as

$$u_{ref} = \alpha m \sin \theta \tag{17}$$

where  $\theta$  is the reference phase angle of the modulation wave, *m* is the modulation ratio, and the value range of the balancing factor  $\alpha$  is  $0.5 < |\alpha| < 1$ .

The modified modulation wave can change the operating time of modes 2 and 5 to adjust the charging and discharging time of the upper and lower capacitors, thus realizing the balance of the capacitor voltage.

## 5. Experimental Validation

In order to verify the feasibility of the proposed novel three-level PFC topologies, the representative STL-PFC is selected to build the experimental platform, as shown in Figure 9. The main parameters of the experimental circuit are listed in Table 4. The single-phase input AC power is provided by the AC voltage regulator TDGC2-3 kVA, and the controller adopts DSP TMS320F28335. The experimental waveforms are obtained by a Tek-2024B oscilloscope, and the power quality tester adopts E6000.



Figure 9. Experimental prototype platform.

Table 4. Main Parameters of The Experimental Circuit.

| Description          | Label                  | Value                |  |  |
|----------------------|------------------------|----------------------|--|--|
| Input voltage        | <i>u</i> <sub>AC</sub> | 220 V <sub>rms</sub> |  |  |
| Output rated voltage | $u_{dc}$               | 400 V                |  |  |
| Rated output power   | Po                     | 800 W                |  |  |
| Switching frequency  | f                      | 50 kHz               |  |  |
| Inductor             | Ĺ                      | 2 mH                 |  |  |
| Capacitor            | $C_{1}/C_{2}$          | 1000 μF              |  |  |
| MOSFETs              | $S_1 \sim S_4$         | STW26NM60N           |  |  |
| Diodes               | $D_1 \sim D_6$         | RHPR3060             |  |  |

Figure 10 displays the pulse distribution of the switches  $S_1 \sim S_4$ , which is consistent with the theoretical analysis results, indicating that the proposed topology has the advantage of reducing switching losses.



 $t(2\mu s/div)$ 

Figure 10. The pulse distribution waveforms of four switches in the STL-PFC.

The experimental results of the STL-PFC operating in a steady state are shown in Figure 11. Here  $u_{AC}$  and  $i_L$  denote the voltage and current of the grid side, respectively, while  $u_{dc}$  and  $u_{ab}$  represent the output voltage of the DC side and the bridge-arm voltage, respectively. Additionally,  $u_{c1}$  and  $u_{c2}$  indicate the voltage of the capacitors  $C_1$  and  $C_2$ , respectively. From Figure 11a, the waveform of input voltage  $u_{AC}$  is in phase with the waveform of input current  $i_L$ , meeting the unity power factor. The output DC voltage  $u_{dc}$  is stable at 400 V, and the peak value of the ripple voltage is 5.3 V. The bridge-arm voltage  $u_{ab}$  has five voltage levels, which is consistent with the theoretical analysis. From Figure 11b, it can be seen that the voltage waveforms of the two dc-link capacitors maintain dynamic balance, which proves the correctness of the modulation strategy based on capacitor voltage balancing. From Figure 11c, it can be seen that the current harmonic content is 3.99%, which meets the requirement that the harmonic content is less than 5%.

The experimental results of the STL-PFC operating in a dynamic state are shown in Figure 12, where  $u_{dc}^*$  and  $u_{gsp}$  represent the reference of the DC side voltage and the driving voltage signal, respectively.

Figure 12a shows that when the reference voltage  $u_{dc}^*$  breaks, the DC side voltage  $u_{dc}$  follows the change and remains at about 500 V, and the input current  $i_L$  remains sinusoidal after a spike occurs. Still, a large noise interference occurs in the voltage  $u_{ab}$  due to parameters exceeding design criteria. Figure 12b shows that when the driving signal is lost, the proposed PFC can still work in the uncontrolled rectification state to ensure a reliable power supply for the load. However, a large distortion appears in the voltage  $u_{ab}$  and the input current  $i_L$  in this state, and at the same time, the power factor of the proposed PFC is low. Figure 12c shows that when the load changes, the proposed PFC can still achieve power factor correction, and there is only a certain range of small fluctuations in the voltage of the DC side. Figure 12d shows that the voltage waveforms of the upper and lower dc-link capacitors can still maintain good stability when the load increases or decreases by 50%. As the output voltage level increases, the output current will decrease for the same output power, leading to shorter conduction and turn-off times of the switching

devices, reducing their switching losses. According to Figure 12e, the efficiency of the STL-PFC also improves. Additionally, the efficiency of the STL-PFC exceeds 97.3%.



**Figure 11.** The experimental results in a steady state. (a) The DC output voltage  $u_{dc}$ , the input voltage  $v_{AC}$ , the inductor current  $i_L$ , and the bridge-arm voltage  $u_{ab}$ . (b) The capacitor voltage  $u_{c1}$ ,  $u_{c2}$ . (c) Analysis of harmonic content.



**Figure 12.** The experimental results in a dynamic state. (a) Experimental waveforms during the reference voltage increase from 400 V to 500 V. (b) Experimental waveforms from uncontrolled process jump to controllable process. (c) Experimental waveforms when the load increases or decreases by 50%. (d) The capacitor voltage waveforms when the load increases or decreases by 50%. (e) Efficiency comparison at different output voltage levels.

## 6. Conclusions

In this paper, a new family of single-phase, three-level power factor correction (PFC) topologies based on switch-capacitor cells has been presented. The three proposed PFC

topologies share the same switching pulse distribution, making utilizing the same modulation method possible. Moreover, these PFC topologies can achieve diode rectification in the event of a switch failure, ensuring a reliable power supply to the load. By limiting the operation to a maximum of one active switch in each mode, the proposed PFC topologies significantly reduce switching losses. The deduction process, operating principle, and circuit characteristics of the PFC topologies have been analyzed in detail, and a suitable modulation technology based on capacitor voltage balancing has been designed. Finally, a laboratory prototype with a rated power of 800 W has been built and tested, with experimental results demonstrating the feasibility and superiority of the proposed PFC topologies.

**Author Contributions:** Conceptualization, H.M.; Methodology, Y.L. and X.C.; Validation, Y.L.; Data curation, Y.L. and Y.P.; Writing—original draft, H.M.; Writing—review & editing, Y.L., H.M., Y.W., Y.P. and X.C.; Supervision, H.M. and Y.H.; Project administration, Y.H.; Funding acquisition, Y.W., Y.P. and Y.H. All authors have read and agreed to the published version of the manuscript.

**Funding:** This research was funded by the Hubei Provincial Natural Science Foundation, China grant number [2020CFB248].

Conflicts of Interest: The authors declare no conflict of interest.

### References

- Chang, C.-H.; Cheng, C.-A.; Chang, E.-C.; Cheng, H.-L.; Yang, B.-E. An Integrated High-Power-Factor Converter with ZVS Transition. *IEEE Trans. Power Electron.* 2016, *31*, 2362–2371. [CrossRef]
- Singh, S.; Singh, B.; Bhuvaneswari, G.; Bist, V. Power Factor Corrected Zeta Converter Based Improved Power Quality Switched Mode Power Supply. *IEEE Trans. Ind. Electron.* 2015, 62, 5422–5433. [CrossRef]
- 3. Amiri, P.; Eberle, W.; Gautam, D.; Botting, C. An Adaptive Method for DC Current Reduction in Totem Pole Power Factor Correction Converters. *IEEE Trans. Power Electron.* **2021**, *36*, 11900–11909. [CrossRef]
- Madishetti, S.; Singh, B.; Bhuvaneswari, G. Three-Level NPC-Inverter-Based SVM-VCIMD With Feedforward Active PFC Rectifier for Enhanced AC Mains Power Quality. *IEEE Trans. Ind. Appl.* 2016, 52, 1865–1873. [CrossRef]
- Jang, Y.; Jovanović, M.M.; Kumar, M.; Ruiz, J.M. Three-Level TAIPEI Rectifier—Analysis of Operation, Design Considerations, and Performance Evaluation. *IEEE Trans. Power Electron.* 2017, 32, 942–956. [CrossRef]
- Jain, A.; Gupta, K.K.; Jain, S.K.; Bhatnagar, P. A Bidirectional Five-Level Buck PFC Rectifier with Wide Output Range for EV Charging Application. *IEEE Trans. Power Electron.* 2022, 37, 13439–13455. [CrossRef]
- Lee, J.-S.; Lee, K.-B. Open-Circuit Fault-Tolerant Control for Outer Switches of Three-Level Rectifiers in Wind Turbine Systems. IEEE Trans. Power Electron. 2016, 31, 3806–3815. [CrossRef]
- 8. de Souza Kohler, M.A.F.; Cortez, D.F. Single-Phase Five-Level Flying-Capacitor Rectifier Using Three Switches. *IEEE Open J. Power Electron.* 2020, *1*, 383–392. [CrossRef]
- 9. Ebrahimi, J.; Karshenas, H.; Bakhshai, A. A Five-Level Nested Diode-Clamped Converter for Medium-Voltage Applications. *IEEE Trans. Power Electron.* **2022**, *69*, 6471–6483. [CrossRef]
- 10. Mukherjee, D.; Kastha, D. A Reduced Switch Hybrid Multilevel Unidirectional Rectifier. *IEEE Trans. Power Electron.* **2019**, *34*, 2070–2081. [CrossRef]
- Kim, J.-S.; Lee, S.-H.; Cha, W.-J.; Kwon, B.-H. High-Efficiency Bridgeless Three-Level Power Factor Correction Rectifier. *IEEE Trans. Ind. Electron.* 2017, 64, 1130–1136. [CrossRef]
- Vahedi, H.; Shojaei, A.A.; Chandra, A.; Al-Haddad, K. Five-Level Reduced-Switch-Count Boost PFC Rectifier with Multicarrier PWM. IEEE Trans. Ind. Appl. 2016, 52, 4201–4207. [CrossRef]
- Monteiro, V.; Pinto, J.G.; Meléndez, A.A.N.; Afonso, J.L. A novel single-phase five-level active rectifier for on-board EV battery chargers. In Proceedings of the 2017 IEEE 26th International Symposium on Industrial Electronics (ISIE), Edinburgh, UK, 19–21 June 2017; pp. 582–587. [CrossRef]
- Rashidi, N.; Wang, Q.; Burgos, R.; Roy, C.; Boroyevich, D. Multi-objective Design and Optimization of Power Electronics Converters with Uncertainty Quantification—Part I: Parametric Uncertainty. *IEEE Trans. Power Electron.* 2021, 36, 1463–1474. [CrossRef]
- 15. Zhang, X.; Tan, G.; Liu, Z.; Wang, Q.; Zhang, W.; Xia, T. Finite Control Set Model Predictive Direct Power Control of Single-Phase Three-Level PWM Rectifier Based on Satisfactory Optimization. *IEEE Access* **2021**, *9*, 11479–11491. [CrossRef]
- Mehrabadi, N.R.; Wang, Q.; Burgos, R.; Boroyevich, D. Multi-objective design and optimization of a Vienna rectifier with parametric uncertainty quantification. In Proceedings of the 2017 IEEE 18th Workshop on Control and Modeling for Power Electronics (COMPEL), Stanford, CA, USA, 9–12 July 2017; pp. 1–6. [CrossRef]
- 17. Zhang, X.; Tan, G.; Xia, T.; Wang, Q.; Wu, X. Optimized Switching Finite Control Set Model Predictive Control of NPC Single-Phase Three-Level Rectifiers. *IEEE Trans. Power Electron.* 2020, 35, 10097–10108. [CrossRef]

- Qi, W.; Li, S.; Yuan, H.; Tan, S.C.; Hui, S.Y. High-Power-Density Single-Phase Three-Level Flying-Capacitor Buck PFC Rectifier. IEEE Trans. Power Electron. 2019, 34, 10833–10844. [CrossRef]
- 19. Lee, M.; Lai, J.S. Fixed-Frequency Hybrid Conduction Mode Control for Three-Level Boost PFC Converter. *IEEE Trans. Power Electron.* 2021, *36*, 8334–8346. [CrossRef]
- Lee, M.; Kim, J.W.; Lai, J.S. Digital-Based Critical Conduction Mode Control for Three-Level Boost PFC Converter. *IEEE Trans.* Power Electron. 2020, 35, 7689–7701. [CrossRef]
- Najjar, M.; Kouchaki, A.; Nielsen, J.; Lazar, R.D.; Nymand, M. Design Procedure and Efficiency Analysis of a 99.3% Efficient 10 kW Three-Phase Three-Level Hybrid GaN/Si Active Neutral Point Clamped Converter. *IEEE Trans. Power Electron.* 2022, 37, 6698–6710. [CrossRef]
- 22. Zhang, L.; Sun, K.; Xing, Y.; Zhao, J. A Family of Five-Level Dual-Buck Full-Bridge Inverters for Grid-Tied Applications. *IEEE Trans. Power Electron.* **2016**, *31*, 7029–7042. [CrossRef]
- Iqbal, A.; Meraj, M.; Tariq, M.; Lodi, K.A.; Maswood, A.I.; Rahman, S. Experimental Investigation and Comparative Evaluation of Standard Level Shifted Multi-Carrier Modulation Schemes with a Constraint GA Based SHE Techniques for a Seven-Level PUC Inverter. *IEEE Access* 2019, 7, 100605–100617. [CrossRef]
- He, X.; Yu, H.; Han, P.; Zhao, Z.; Peng, X.; Shu, Z.; Koh, L.; Wang, P. Fixed and Smooth-Switch-Sequence Modulation for Voltage Balancing Based on Single-Phase Three-Level Neutral-Point-Clamped Cascaded Rectifier. *IEEE Trans. Ind. Electron.* 2020, 56, 3889–3903. [CrossRef]
- Zhang, P.; Wu, X.; Chen, Z.; Xu, W.; Liu, J.; Qi, J. A Multizero-Sequence Component Injection Algorithm for a Five-Level Flying Capacitor Rectifier Under Unbalanced DC-Link Voltages. *IEEE Trans. Power Electron.* 2021, 36, 11967–11983. [CrossRef]
- de Freitas, I.S.; Bandeira, M.M.; de Macedo Barros, L.; Jacobina, C.B.; dos Santos, E.C.; Salvadori, F.; da Silva, S.A. A Carrier-Based PWM Technique for Capacitor Voltage Balancing of Single-Phase Three-Level Neutral-Point-Clamped Converters. *IEEE Trans. Ind. Appl.* 2015, *51*, 3227–3235. [CrossRef]
- 27. Dargahi, V.; Sadigh, A.K.; Khorasani, R.R.; Rodriguez, J. Active Voltage Balancing Control of a Seven-Level Hybrid Multilevel Converter Topology. *IEEE Trans. Ind. Electron.* **2022**, *69*, 74–89. [CrossRef]

**Disclaimer/Publisher's Note:** The statements, opinions and data contained in all publications are solely those of the individual author(s) and contributor(s) and not of MDPI and/or the editor(s). MDPI and/or the editor(s) disclaim responsibility for any injury to people or property resulting from any ideas, methods, instructions or products referred to in the content.