

Article



## Sample Voltage Dead-Beat Control Based on Differentiative Voltage Prediction and Switching-Cycle Extension for DC-DC Converters

Qidong Li<sup>1</sup>, Desheng Zhang <sup>2</sup>, Liying Zhu<sup>3</sup>, Wenjia Zhang<sup>3</sup>, Run Min<sup>1</sup>, Qiao Zhang<sup>2</sup> and Qiaoling Tong<sup>1,\*</sup>

- <sup>1</sup> School of Integrated Circuits, Huazhong University of Science and Technology, Wuhan 430074, China; qidongli@hust.edu.cn (Q.L.); minrun@hust.edu.cn (R.M.)
- <sup>2</sup> School of Automation, Wuhan University of Technology, Wuhan 430074, China; dszhang@whut.edu.cn (D.Z.); zhangqiao@whut.edu.cn (Q.Z.)
- <sup>3</sup> China Academy of Space Technology, Beijing 100094, China; alicelyzh@126.com (L.Z.); wendyzh@139.com (W.Z.)
- \* Correspondence: tongqiaoling@hust.edu.cn

Abstract: In this paper, a sample voltage dead-beat control based on differentiative voltage prediction (DVP) and switching-cycle extension (SCE) is presented to achieve optimal transient response for DC-DC converters under discontinuous conduction mode (DCM) operation. Firstly, to improve load transient response, a DVP method is proposed to estimate the load. With the estimated load, the controller realizes load current feedforward and thus improves the transient response with a wide load range. Secondly, an SCE strategy is proposed to enlarge the output current range and output voltage slew rate, both of which have limited value under conventional digital pulse width modulation (DPWM). When the output current reaches the limited value, the proposed strategy increases the switching cycle to enlarge the current range without losing DCM operation. Finally, combining DVP with SCE, the converter not only achieves optimal response in large signal transients, but also doubles the load range in DCM operation.

**Keywords:** DC-DC converters; dead-beat control; DCM operation; load estimation; transient response; switching-cycle extension

## 1. Introduction

Transient response performance is widely studied as an important indicator of DC-DC converters, especially in processor and portable device applications. Also, the improvements in dynamic performance provide potential for reducing the size and weight of power stage filter components to increase circuit power density. Compared to voltage control, current control only has a single pole, providing greater bandwidth and faster response [1,2].

Due to the higher stability and faster response compared to linear compensation methods, nonlinear control has been widely studied and applied [3,4]. For example, sliding-mode control (SMC) guarantees stability and robustness against uncertainties in load, line, and other parameters [5–8]. Pulse train (PT) control and its extensions are well known for the inherent simplicity and fast transient response [9,10]. Nevertheless, both sliding-mode and pulse train controls have a variable switching frequency, which increases current and output voltage ripples.

In attempts to realize optimal control, a lot of constructive strategies have been proposed. Ripple-based control methods, including V<sup>2</sup> control [11,12] and enhanced V<sup>2</sup> control [13,14], are widely used in voltage regulator modules (VRMs). These methods realize load current feed-forward by measuring the difference between the inductor current and the load current based on the equivalent series resistance (ESR) of the capacitor. However, the need for large ESR results in more energy dissipation [15]. To optimize the response



Citation: Li, Q.; Zhang, D.; Zhu, L.; Zhang, W.; Min, R.; Zhang, Q.; Tong, Q. Sample Voltage Dead-Beat Control Based on Differentiative Voltage Prediction and Switching-Cycle Extension for DC-DC Converters. *Electronics* 2024, *13*, 2319. https:// doi.org/10.3390/electronics13122319

Academic Editor: Jen-Hao Teng

Received: 30 April 2024 Revised: 7 June 2024 Accepted: 11 June 2024 Published: 13 June 2024



**Copyright:** © 2024 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https:// creativecommons.org/licenses/by/ 4.0/). time to load transients, time optimal control (TOC) has been proposed [16,17]. Based on the concept of capacitor charge balance, the TOC method saturates the duty cycle to either 100% or 0% during load transients. To suppress the transient voltage deviation, auxiliary inductor techniques have been proposed [18–20]. In these designs, transient voltage deviation is significantly reduced by applying small inductance in transients for greater current slope while using large inductance in steady state for less ripple. However, the aforementioned methods are usually limited to buck converters, which limits their application scenarios.

Another way to optimize dynamic performance is to use the dead-beat concept [21–23]. By applying current prediction and linear extrapolation, [24] achieves current dead-beat control with four cycles delay. In [25], predictive digital average current controls for three basic converters—buck, boost, and buck–boost—operated in continuous conduction mode (CCM) have been proposed. By predicting the duty cycle from the geometric relationship of the inductor current waveform, the estimated average current reaches the reference after two cycles without subharmonic oscillation.

The previously mentioned control methods are all operated in CCM for large current applications. In low-current applications, DCM is popular due to its ability to achieve soft switching, which has higher efficiency [26,27]. Also, a more compact inductor can be used in DCM, which provides greater power density with less cost and faster transient response. In [27], a charger balance average current (CBAC) control for DC-DC converters operating in DCM is proposed by using current estimation and capacitor charge balance methods. Furthermore, a dual current error compensation strategy is proposed to compensate current errors and eliminates the voltage steady state error caused by parasitic [28]. However, two essential issues that may degrade the transient performance should be noticed. The first one is the intrinsic delay induced by load estimation, which degrades the load transient response. Another issue lies in the saturation of DPWM, which constrains the maximum output current under DCM operation. This leads to limited voltage slew rate in large signal transient.

To address the two issues mentioned above, this paper proposes a sample voltage dead-beat control based on differentiative voltage prediction (DVP) and switching-cycle extension (SCE) for DC-DC converters operating in DCM. Before the switch turns off, the slope of the output voltage under the influence of load current is sampled through the differential circuit. Unlike load current estimation based on the capacitor charge balance of the previous cycle, the sampled voltage slopes reflect the load information of the present moment, eliminating the delay in load estimation. The DVP module then uses this voltage slope to predict the value of the output voltage after two cycles. By using capacitor charge balance, the average output current and the duty cycle required to bring this voltage to the reference value is obtained, which realizes a dead-beat control where the output voltage lags the reference value by two cycles. Furthermore, the SCE strategy solves the saturation problem by adaptively increasing the switching cycle in an acceptable range when a predicted duty cycle exceeds the DCM/CCM boundary. Combining DVP with SCE, the converter achieves dead-beat control with optimal transient response and wide load range in DCM.

This paper is organized as follows: Section 2 gives out the conventional CBAC control. In Section 3, the control scheme for the sample voltage dead-beat control based on DVP and SCE for boost converters is firstly presented and analyzed. Furthermore, overall control process and comparison of SSM between the proposed control and CBAC control are also given. In Section 4, the proposed method is extended to other basic converters, such as buck converters and buck–boost converters. In Sections 5 and 6, the effectiveness of the proposed controller is verified by simulations and experimental results. Finally, a brief conclusion is given in Section 7.

### 2. Conventional Charge Balance-Based Average Current Control

Controls based on the charge balance principle provide attractive alternatives to achieve optimal load/line transient response for DCM DC-DC converters. In the following,

the conventional CBAC control applied to a boost converter is introduced. Based on current observations, this approach generates a suitable duty cycle to regulate the output current that balances the output charge.

For DCM DC-DC converters, the inductor current reaches zero before the end of the switching cycle. Therefore, the average output current  $i_o(k)$  during switching-cycle k is only determined by the period  $T(k) = T_0$ , the duty cycle d(k), and the input/output voltage  $v_{in}(k)$  and  $v_o(k)$ , respectively, of the present switching cycle so that the average output current  $i_o(k)$  can be instantly regulated by DPWM signal, which facilitates CBAC control.

A typical CBAC control process for DCM boost converters is given in Figure 1a. According to the charge balance of output capacitor, the output voltage variation in switching cycle k is given by

$$v_o(k) - v_o(k-1) = \frac{T_0}{C} [i_o(k) - i_{\text{load}}(k)]$$
(1)



Figure 1. (a) CBAC control scheme and (b) typical control process for DCM boost converter.

Therefore, the load current  $i_{load}(k)$  of the switching cycle k is estimated by

$$i_{\text{load}}(k) = i_o(k) - \frac{C}{T_0}[v_o(k) - v_o(k-1)]$$
<sup>(2)</sup>

Furthermore, the voltage variation during the following two cycles is written as

$$\frac{C}{T_0}[v_o(k+2) - v_o(k)] = i_o(k+2) + i_o(k+1) - i_{\text{load}}(k+2) - i_{\text{load}}(k+1) \\ \approx i_o(k+2) + i_o(k+1) - 2i_{\text{load}}(k)$$
(3)

The approximation is based on the assumption that load current remains constant within two switching cycles, i.e.,  $i_{load}(k+2) \approx i_{load}(k+1) \approx i_{load}(k)$ . Substituting (1) into (2) gives

$$i_o(k+2) \approx \frac{C}{T_0} [v_o(k+2) - 3v_o(k) + 2v_o(k-1)] + 2i_o(k) - i_o(k+1)$$
(4)

In above equation,  $v_o(k+2)$  and  $i_o(k+2)$  indicate the output voltage and the required output current in switching cycle (k+2), respectively. To bring the output voltage  $v_o(k)$  to

the reference value  $v_{ref}(k)$  after two cycles, substituting  $v_o(k+2) = v_{ref}(k)$  and  $i_o(k+2) = i_{ref}(k+2)$  into (4) gives the reference current as

$$i_{\rm ref}(k+2) \approx \frac{C}{T_0} [v_{\rm ref}(k) - 3v_o(k) + 2v_o(k-1)] + 2i_o(k) - i_o(k+1)$$
(5)

where  $i_o(k)$  and  $i_o(k+1)$  are obtained through current observer by

$$i_{\rm o}(k) = \frac{T_0[v_{\rm in}(k)d(k)]^2}{2L[v_o(k) - v_{\rm in}(k)]}$$
(6)

Furthermore, to produce the required  $i_{ref}(k+2)$ , an appropriate duty cycle d(k+2) for the switching cycle (k+2) is calculated by

$$d(k+2) = \sqrt{\frac{2L[v_o(k+2) - v_{\rm in}(k+2)]i_{\rm ref}(k+2)}{T_0 v_{\rm in}^2(k+2)}} \\ \approx \sqrt{\frac{2L[v_{ref}(k) - v_{\rm in}(k)]i_{\rm ref}(k+2)}{T_0 v_{\rm in}^2(k)}}$$
(7)

and saturated within the interval

$$\left[0, \frac{v_{ref}(k) - v_{in}(k)}{v_{ref}(k)}\right] \tag{8}$$

where  $\left[v_{ref}(k) - v_{in}(k)\right] / v_{ref}(k)$  is the CCM/DCM boundary of the boost converter. The approximation is made by the assumption that input voltage remains constant within two switching cycles, which means  $v_{in}(k+2) \approx v_{in}(k+1) \approx v_{in}(k)$ .

As indicated above, the CBAC algorithm calculates  $i_{ref}(k + 2)$  that regulates  $v_o(k)$  to  $v_{ref}(k)$  in two switching cycles. Although the expected performance is great, the practical performance will be degraded by the delay introduced by the load current estimation as indicated by (2). Another issue lies in the DPWM saturation, represented by (8), which limits the operation range and the output slew rate. As shown in Figure 1b, due to these two reasons, in practice, the output voltage does not reach the reference voltage value after two cycles, which will increase the transient time as well as increase the voltage deviation during transient.

# 3. Voltage Dead-Beat Control Based on Differentiative Voltage Prediction and Switching Cycle Extension

To address the aforementioned issues, a dead-beat controller based on differentiative voltage prediction and switching-cycle extension is proposed, which not only eliminates the load current estimation delay, but also enlarges the output slew rate for DCM DC-DC converters. The boost converter is used as a demonstration to show the concrete implementation of the proposed method in Section 3. Afterwards, the control method is extended to other basic topologies, the buck converter and the buck–boost converter, in Section 4.

A scheme of the proposed controller is given in Figure 2. By measuring the slope of the capacitor voltage under load current, the DVP predicts the output voltage  $v_p$  after two cycles without delay. With this approach, direct load information is then transformed to voltage decrement on output capacitor, and the dead-beat algorithm calculates  $i_{ref}(k+2)$  to adjust this voltage to the reference value without load estimation delay.



Figure 2. Scheme of dead-beat control based on DVP and SCE.

Furthermore, the SCE method is proposed to solve the duty cycle saturation problem caused by DPWM. When the calculated duty cycle reaches the upper limit of DCM operation, this strategy regulates the switching cycle in an acceptable range without losing DCM operation. A detailed control algorithm is described in the following section.

#### 3.1. Dead-Beat Control Based on DVP

Unlike the CBAC, which estimates the average load current of the previous cycle through (2), the DVP uses a differential circuit to measure the effect of the load current on the slope of the voltage. The sampling time should be set slightly ahead of the next switch-off moment to allow sufficient stabilization time for the filtering results of the DVP module. In the experiment, the sampling moment is set at 300 ns before the MOSFET turns off, because the minimum throughput time of the ADC device LTC2314-14 (Analog Devices, Camas, WA, USA) is 222 ns. In practice, since the RC circuit time constant is much larger than the switching period, the voltage decrement is near linear, and the slope approximates  $M_v \approx -v_o(k)/RC = -i_{load}(k)/C$ . At the same time, since the load current is supplied entirely by the capacitor at the sampling moment of the differential output voltage, the presence of the capacitor ESR does not affect the sampling result. In a duration of two switching cycles, the voltage on the output capacitor is predicted as

$$v_{p}(k+2) = v_{o}(k) - \frac{T(k+1) + T(k+2)}{C} i_{load}(k)$$
  
=  $v_{o}(k) + [T(k+1) + T(k+2)]M_{v}$  (9)

where T(k + 1) and T(k + 2) represent the period of switching cycle k + 1 and k + 2, respectively. Note that if the SCE is not applied, the period per cycle is fixed to the default period  $T_0$ , which means  $T(k + 1) = T(k + 2) = T_0$ .

To achieve output sample voltage dead-beat control with two switching cycle delay, the average output current  $i_o(k+2)$  should compensate the capacitor voltage from  $v_p(k+2)$  to  $v_{ref}(k)$ , as shown in Figure 3. The required charge of the capacitor is expressed as

$$i_{o}(k+1)T(k+1) + i_{ref}T(k+2) = C[v_{ref}(k) - v_{p}(k+2)] = C\{v_{ref}(k) - v_{o}(k) - M_{v}[T(k+1) + T(k+2)]\}$$
(10)

where  $i_o(k+1)$  is obtained through the current observer by

$$i_{\rm o}(k+1) \approx \frac{T(k+1)[v_{\rm in}(k)d(k+1)]^2}{2L[v_{ref}(k-1) - v_{\rm in}(k)]}$$
(11)



**Figure 3.** Load-response comparison of DVP-based dead-beat control (solid navy-blue line) with conventional CBAC control (dash light blue line) for DCM boost converter.

Therefore, the required reference current in switching cycle k + 2 is derived as

$$i_{ref}(k+2) = \frac{C[v_{ref}(k) - v_o(k) - M_v T(k+1)] - i_o(k+1)T(k+1)}{T(k+2)} - CM_v$$
(12)

The duty ratio is calculated by

$$d(k+2) \approx \sqrt{\frac{2L \left[ v_{ref}(k) - v_{in}(k) \right] i_{ref}(k+2)}{T(k+2)v_{in}^2(k)}}$$
(13)

and bounded the same way as (8).

The comparison of the load response of the proposed DVP-based bead-beat control (solid navy-blue line) with the conventional CBAC control (dashed light blue line) is given in Figure 3. A load change occurs during the interval of cycle k. The estimation of the load current through (2) in CBAC reflects the average effect over a cycle, and the estimated result is influenced by the moment of load change during the previous cycle. An extra cycle is needed to obtain real information about load changes; as shown in Figure 2, the CBAC detects this load change at the beginning moment of cycle k + 2. This delay in estimating the load current not only causes the response to be delayed by one cycle, but also introduces oscillations in the subsequent regulation, lengthening the load transient response time. In contrast, the DVP detects the slope of the output capacitor voltage by means of a differential circuit, which can reflect the changed load current without delay at the beginning moment of cycle k + 2.

## 3.2. Dead-Beat Control Based on DVP and SCE

When the duty cycle calculated by (7) is within the CCM/DCM boundary of the boost converter,  $v_o(k + 2)$  tracks  $v_{ref}(k)$  in two switching cycles. However, as shown by the dashed light blue line in Figure 4, this case turns invalid when the desired duty cycle is higher than  $\left[v_{ref}(k) - v_{in}(k)\right]/v_{ref}(k)$ , where the duty cycle saturation problem caused by DPWM constrains the reference tracking performance.



**Figure 4.** Voltage and current of the boost converter when DPWM saturation occurs "dash light blue line" without and "solid navy-blue line" with SCE.

To achieve output voltage dead-beat control over a wider range of conditions, the switching cycle could be extended to increase the maximum  $i_o(k + 2)$ , as shown by the navy-blue line in Figure 4. With switching cycle T(k + 2), the maximum average output current of DCM boost is limited by

$$i_{o,\max}(k+2) \approx \frac{v_{in}^2(k) \left[ v_{ref}(k) - v_{in}(k) \right]}{2L v_{ref}^2(k)} T(k+2)$$
 (14)

For the given input/output voltages, this value is in positive correlation to T(k + 2). Therefore, to generate an output current  $i_{ref}(k + 2)$  larger than  $i_{o,max}(k + 2)$ , the extended switching cycle is given by

$$T(k+2) = T_{ex} \approx \frac{2Lv_{ref}^2(k)}{v_{in}^2(k) \left[v_{ref}(k) - v_{in}(k)\right]} i_{ref}(k+2)$$
(15)

Note that the period T(k+2) is not determined at the time of determining the reference current by (12). Using the extended period with the previously calculated reference current will introduce a prediction error. To address this problem, a substituting back method is used.

In (12),  $i_{ref}(k + 2)$  is inversely proportional to T(k + 2), while  $T(k + 2) = T_{ex}$  is proportional to  $i_{ref}(k + 2)$  in (15). Therefore, substituting the extended  $T_{ex}$  obtained from (15) back into (12) yields a proper  $i_{ref}(k + 2)$ , which is smaller than the one calculated before, ensuring that it complies with the maximum current limit.

With this approach, the maximum output current is limited by the current limit of the MOSFET Q and is no longer limited by the DCM boundary, which improves both the operation range and the output voltage slew rate. For a design with a current limit of

 $I_{max}$  (the maximum peak current of MOSFET), the maximum output average current is calculated as

$$i_{o,\max}(k) = \frac{v_{in}(k)}{2v_o(k)} I_{\max}$$
(16)

Therefore, the output voltage slew rate with SCE is constrained by

$$-\frac{v_o(k)}{RC} \le \mathrm{SR}_{SCE} \le \frac{1}{C} \left[ \frac{v_{in}(k)}{2v_o(k)} I_{\max} - \frac{v_o(k)}{R} \right]$$
(17)

while the output voltage slew rate without SCE is constrained by

$$-\frac{v_o(k)}{RC} \le SR \le \frac{1}{C} \left| \frac{v_{in}^2(k) [v_o(k) - v_{in}(k)]}{2L v_o^2(k)} T_0 - \frac{v_o(k)}{R} \right|$$
(18)

Obviously, the maximum slew rate under dead-beat control based on DVP and SCE is greatly increased by applying an extended period  $T(k) = T_{ex}$ . This improves the output voltage response in large signal transients, which is verified in the simulation and experiment parts.

## 3.3. Overall Control Process

Control process of the proposed strategy is given in Figure 5. At the beginning of each switching cycle, the controller receives sampled values of  $v_{in}(k)$ ,  $v_o(k)$ , and  $M_v$ . Then,  $i_o(k+1)$  and  $v_p(k+2)$  are derived by the current observer and DVP module, respectively. The current reference  $i_{ref,0}(k+2)$  with default period  $T(k+2) = T_0$  is subsequently calculated by

$$i_{ref,0}(k+2) = \frac{C[v_{ref}(k) - v_o(k) - M_v T(k+1)] - i_o(k+1)T(k+1)}{T_0} - CM_v$$
(19)

while the maximum average output current  $i_{o,max}(k+2)$  is obtained by (14).



Figure 5. Control process of the proposed strategy for one switching cycle.

$$T(k+2) = T_{ex} \approx \frac{2Lv_{ref}^2(k)}{v_{in}^2(k) \left[ v_{ref}(k) - v_{in}(k) \right]} i_{ref,0}(k+2)$$
(20)

Substituting (20) back into (12), the required reference current  $i_{ref}(k+2)$  in the case of applying cycle extension is derived. Then, the duty cycle for the next switching cycle is calculated by (13).

For the case where  $i_{ref,0}(k+2)$  is not greater than  $i_{o,max}(k+2)$ , the duty cycle will be derived by substituting  $T(k+2) = T_0$  and  $i_{ref}(k+2) = i_{ref,0}(k+2)$  into (13).

Finaly, a control pulse with period T(k+2) and duty cycle d(k+2) is generated to control the main switch of the boost convertor.

## 3.4. Small Signal Modeling

Closed-loop SSMs for boost converter under proposed dead-beat control and CBAC control are given in discrete-time domain in the following, which suits the analysis under digital control. The proposed dead-beat algorithm is based on (10), where  $v_p(k+2)$  approximates  $v_o(k)(1 - 2T_0/RC)$ . The discrete-time equations are given by

$$\begin{cases}
 i_{\text{ref}} = \frac{C}{T} (v_{\text{ref}} - v_o + \frac{2T}{RC} v_o) - i_o z \\
 v_o (1 - z^{-1}) = \frac{T}{C} (i_o - i_{load}) \\
 i_{load} = \frac{1 + z^{-1}}{2} \frac{v_o}{R}
 \end{cases}$$
(21)

Differentiating these equations derives the linearized small signal model by

$$\begin{cases} \hat{i}_{ref} + \hat{i}_o z = \frac{C}{T} (\hat{v}_{ref} - \hat{v}_o + 2\frac{T}{RC} \hat{v}_o - 2\frac{v_o T}{R^2 C} \hat{R}) \\ (1 - z^{-1}) \frac{C}{T} \hat{v}_o + \frac{1 + z^{-1}}{2} \left( \frac{\hat{v}_o}{R} - \frac{v_o}{R^2} \hat{R} \right) = \hat{i}_o \end{cases}$$
(22)

Since  $\hat{i}_{ref} = \hat{i}_0 z^2$  is ensured by the current controller, the closed-loop small signal model is given by

$$\begin{aligned}
\hat{v}_{o} &= \Phi_{v_{-}DVP}(z)\hat{v}_{ref} + \Phi_{R_{-}DVP}(z)\hat{R} \\
\Phi_{v_{-}DVP}(z) &= \frac{1}{z^{2} + a(z^{2} + 2z - 3)/2} \\
\Phi_{R_{-}DVP}(z) &= \frac{v_{o}}{R} \frac{a(z^{2} + 2z - 3)/2}{z^{2} + a(z^{2} + 2z - 3)/2}
\end{aligned}$$
(23)

where a = T/RC,  $\Phi_{v_DVP}(z)$  represents the closed-loop SSM from  $v_{ref}$  to  $v_o$ , and  $\Phi_{R_DVP}(z)$  represents the closed-loop SSM from load to  $v_o$ . Similarly, the closed-loop small signal model for converter under CBAC control is given by

$$\begin{cases} \hat{v}_{o} = \Phi_{v\_CBAC}(z)\hat{v}_{ref} + \Phi_{R\_CBAC}(z)\hat{R} \\ \Phi_{vCBAC}(z) = \frac{1}{z^{2} + a(z^{2} + 2z - 1 - 2z^{-1})/2} \\ \Phi_{R\_CBAC}(z) = \frac{v_{\varrho}}{R} \frac{a(z^{2} + 2z - 1 - 2z^{-1})/2}{z^{2} + a(z^{2} + 2z - 1 - 2z^{-1})/2} \end{cases}$$
(24)

Since  $RC \gg T$  is valid in most applications for DCM converters,  $a \approx 0$  is always satisfied. Therefore,  $\Phi_{v_DVP}(z)$  and  $\Phi_{v_CBAC}(z)$  approximates  $z^{-2}$ , which achieves deadbeat output voltage control with two cycles delay under both controls. However, the basic CBAC control has a potential risk of DPWM saturation under large signal transients. Furthermore, for converters under CBAC control,  $\Phi_{R_CBAC}(z)$  indicates that  $v_o$  re-stabilizes in three switching cycles during load transients. Comparatively, for converters under proposed control,  $v_o$  re-stabilizes in a reduced duration of two switching cycles. The improved load transient response is verified by simulations and experiments.

## 3.5. Stability Analysis

Deviations in the model parameters can have an impact on the effectiveness of the control. The main parameters in the control are capacitance and inductance, where the deviation of capacitance only affects the speed of convergence of the system and does not have an effect on the stability. The main focus here is to analyze the effect of inductive bias on the system.

If there is an error  $\Delta L = L_{real} - L$  in the inductance and an error  $\varepsilon_k = v_{ref} - v_o(k)$  in the output voltage at k switching cycle, the control equation is expressed as follows

$$\frac{C}{T}\varepsilon_k = \hat{i}_o(k+1) + \hat{i}_o(k+2) - 2i_{load}$$
(25)

where  $\hat{i}_o(k+1)$  and  $\hat{i}_o(k+2)$  denote the current observation of the corresponding cycle. The new error at k + 2 cycle can be expressed as

$$\frac{C}{T}\varepsilon_{k+2} = \frac{C}{T}\varepsilon_k - i_o(k+1) - i_o(k+2) + 2i_{load}$$
(26)

where  $i_o(k + 1)$  and  $i_o(k + 2)$  denote the actual current. The following relationship exists between the observed current and the real current

$$i_o(k+1) = \frac{L\left[v_{ref} - v_{in}\right]}{(L+\Delta L)\left[v_{ref} - v_{in} - \varepsilon_{k+1}\right]}\hat{i}_o(k+1)$$
(27)

Substituting (27) into (25) gives

$$\frac{C}{T}\varepsilon_{k} = \frac{(L+\Delta L)\left(v_{ref} - v_{\rm in} - \varepsilon_{k+1}\right)}{L\left(v_{ref} - v_{\rm in}\right)}i_{o}(k+1) + \frac{(L+\Delta L)\left(v_{ref} - v_{\rm in} - \varepsilon_{k+2}\right)}{L\left(v_{ref} - v_{\rm in}\right)}i_{o}(k+2) - 2i_{load}$$
(28)

Collating, eliminating higher order quantities, and substituting (26) yields

$$\left(1 + \frac{L + \Delta L}{L}\frac{T}{C}\frac{2i_{load}}{v_{ref} - v_{in}}\right)\varepsilon_{k+2} = \frac{\Delta L}{L}\frac{T}{C}2i_{load} + \frac{\Delta L}{L}(\varepsilon_k - \varepsilon_{k+2}) + \frac{L + \Delta L}{L}\frac{1}{v_{ref} - v_{in}}\frac{T}{C}i_{load}(\varepsilon_{k+2} - \varepsilon_{k+1})$$
(29)

Analyzing the output voltage error in the z-domain yields

$$\varepsilon = \frac{\frac{\Delta L}{L} \frac{T}{C} 2i_{load}}{\left\{ \left( 1 + \frac{L + \Delta L}{L} \frac{T}{C} \frac{2i_{load}}{v_{ref} - v_{in}} \right) + \frac{\Delta L}{L} - \frac{L + \Delta L}{L} \frac{1}{v_{ref} - v_{in}} \frac{T}{C} i_{load} \right\} z^2 + \frac{L + \Delta L}{L} \frac{1}{v_{ref} - v_{in}} \frac{T}{C} i_{load} \cdot z - \frac{\Delta L}{L}}$$
(30)

Plotting z-domain root trajectories using MATLAB R2020a is demonstrated in Figure 6. By simulation analysis, the system is stable when  $\frac{\Delta L}{L} > -0.5$ , but there is a steady state error as follows

$$\varepsilon_0 = \frac{\frac{\Delta L}{L} \frac{T}{C} 2i_{load}}{1 + \frac{L + \Delta L}{L} \frac{T}{C} \frac{2i_{load}}{v_{ref} - v_{in}}}$$
(31)

Generally, the inductance deviation of an inductor does not exceed 20%, so the stability of the system can be guaranteed. Substituting the design parameters of this experiment into the error expression yields

$$\varepsilon_0 = \begin{cases} -0.1071, \frac{\Delta L}{L} = -0.2\\ 0.1062, \frac{\Delta L}{L} = 0.2 \end{cases}$$
(32)

Simulation results indicate that the steady state error is within acceptable limits.



Figure 6. Plot of z-domain root trajectory of voltage error.

## 4. Extensions to Other Converters

In this section, the proposed control method is extended to other basic converters, i.e., the buck converter and the buck–boost converter. Different topologies bring about different relationships between  $i_o(k)$ , T(k), and d(k), which will affect output current observation, switching cycle extension, and duty cycle prediction, while the cycle-averaged capacitor charge balance relationship (12) remains constant. For an arbitrary converter, the control flow is the same as shown in Figure 5, except that the (11), (14), (20), and (13) are replaced with the formulas shown in Table 1, respectively.

| Topology          | Buck                                                                                   | Boost                                                                              | Buck-Boost                                                              |  |
|-------------------|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--|
| $i_o(k+1)$        | $\frac{d^2(k) \big[ v_{in}(k) - v_{ref}(k-1) \big]^2 T(k)}{2 L v_{ref}(k-1)}$          | $\frac{d^2(k)v_{in}^2(k)T(k)}{2L\left[v_{ref}(k-1)-v_{in}(k)\right]}$              | $-\frac{d^2(k)v_{in}^2(k)T(k)}{2Lv_{ref}(k-1)}$                         |  |
| $i_{o,\max}(k+2)$ | $\frac{\left[v_{in}(k) - v_{ref}(k)\right]^2 v_{ref}(k) T_0}{2L v_{in}^2(k)}$          | $\frac{v_{in}^{2}(k) \big[ v_{ref}(k) - v_{in}(k) \big] T_{0}}{2L v_{ref}^{2}(k)}$ | $-\frac{v_{ref}(k)v_{in}^{2}(k)T_{0}}{2L[v_{in}(k)-v_{ref}(k)]^{2}}$    |  |
| T <sub>ex</sub>   | $\frac{2Lv_{in}^{2}(k)i_{ref}(k+2)}{\big[v_{in}(k)\!-\!v_{ref}(k)\big]^{2}v_{ref}(k)}$ | $\frac{2Lv_{ref}^{2}(k)i_{ref}(k+2)}{v_{in}^{2}(k)[v_{ref}(k)-v_{in}(k)]}$         | $-\frac{2L[v_{ref}(k)-v_{in}(k)]^2i_{ref}(k+2)}{v_{ref}(k)v_{in}^2(k)}$ |  |
| d(k+2)            | $\sqrt{\frac{2Lv_{ref}(k)i_{ref}(k+2)}{\left[v_{in}(k) - v_{ref}(k)\right]^2 T(k+2)}}$ | $\sqrt{\frac{2L[v_{ref}(k) - v_{in}(k)]i_{ref}(k+2)}{v_{in}^2(k)T(k+2)}}$          | $\sqrt{\frac{-2Lv_{ref}(k)i_{ref}(k+2)}{v_{in}^2(k)T(k+2)}}$            |  |

Table 1. Control algorithm for basic converters.

## 5. Simulation Result

Simulations are carried out in MATLAB R2020a to verify the effectiveness of the proposed controller. The main specifications of the boost converter for simulations are the same as those for experiments, which are shown in Table 2, Section 5.

Table 2. Main specifications of boost converter.

| v <sub>in</sub> | vo   | L     | С     | R              | T <sub>0</sub> | I <sub>max</sub> |
|-----------------|------|-------|-------|----------------|----------------|------------------|
| 24 V            | 48 V | 22 μΗ | 22 µF | $100 \ \Omega$ | 12.5 µs        | 8 A              |

## 5.1. Magnitude–Frequency Responses of the Closed-Loop SSMs

Based on (23) and (24), frequency responses of the closed-loop SSMs are plotted in Figure 7. As shown in Figure 7a, both controls achieve similar closed-loop responses in reference voltage transients. Both magnitudes of  $\Phi_{v_{-}DVP}(z)$  and  $\Phi_{v_{-}CBAC}(z)$  are near unity

when  $\omega < \pi/T$ , which indicate a high bandwidth in reference to voltage tracking. As shown in Figure 7b, a magnitude of  $\Phi_{R_DVP}(z)$  is lower than that of  $\Phi_{R_CBAC}(z)$ , while the phase of  $\Phi_{R_DVP}(z)$  is higher than that of  $\Phi_{R_CBAC}(z)$ . These indicate that dead-beat control based on DVP reduces the delay and achieves better suppression to load disturbance.



**Figure 7.** Frequency responses of the closed-loop SSMs (**a**) to reference voltage transients and (**b**) to load transient.

## 5.2. Maximum Average Output Current

With fixed switching cycle, the maximum average output current  $i_{o,max}$  under proposed control is limited by DPWM saturation. When SCE is implemented,  $i_{o,max}$  is determined by (16) where the limitation of  $i_{o,max}$  is the maximum current permitted by the circuit rather than the boundary of DCM/CCM. For proposed control with/without switching-cycle extension, variations of  $i_{o,max}$  with  $v_{in}$  and  $v_o$  are plotted in Figure 8. The result shows that  $i_{o,max}$  is effectively enlarged with SCE. When  $v_{in} = 28$  V and  $v_o = 40$  V,  $i_{o,max}$  with SCE reaches the maximum value of 2.8 A. Under the same input and output voltages,  $i_{o,max}$  without SCE reaches the maximum value of 1.67 A. Over the simulated input and output ranges, SCE improves  $i_{o,max}$  by an average of 30%.



Figure 8. Maximum average output current with/without SCE.

Therefore, output current range is enlarged by the proposed controller, which will be verified by experiments of reference voltage tracking and load transient response.

## 5.3. Range of Output Voltage Slew Rate

According to (17) and (18), output voltage slew rate range under proposed control with/without SCE are plotted in Figure 9. The lower boundaries of both approaches are the same of  $-v_o/RC$ , since the minimum output current is zero. However, with SCE, the upper boundary is enlarged by an average of 70%.



**Figure 9.** Output voltage slew rate range under the dead-beat control based on DVP control with/without SCE.

## 6. Experiments

An experimental prototype, as shown in Figure 10, is built to compare the transient performance under proportional-integral (PI) control, CBAC control, and the proposed control.



Figure 10. The experimental prototype.

Main specifications of the prototype are given in Table 2. An operational amplifier (opa354) with gain bandwidth (GBW) of 100 MHz is used to construct the differential circuit. Three ADC devices LTC2314-14, (Analog Devices, Camas, WA, USA) are used to convert the analog values to digital signals. Digital values of input/output voltages are received and processed by an FPGA (Cyclone IV) board, as shown in Figure 10. MOSFET FDS86540, (onsemi, Shenzhen, China) and diode NRVT-SA4100E, (onsemi, Shenzhen, China) are used as switching components in the main circuit. A 22  $\mu$ F capacitor CKG57NX7S2A226M500JH, (TDK, Dongguan, China) and a 0.1  $\mu$ F bypass capacitor are adopted as the output capacitors.

The core material of the inductor is NPH107060, (POCO, Shenzhen, China), which is suitable for operation frequency below 200 kHz. The setting of the switching period does not affect the control effect of the system due to the presence of the switching-cycle extension. The main tradeoffs in selecting the switching frequency are the power rating of the system, losses, and output voltage ripple. In this experiment, it is set to 80 kHz.

## 6.1. Differential Circuit

In Figure 2, a differential circuit is used to convert the output voltage to  $v_{diff}$ , where the effectiveness directly determines the stability of DVP. To improve the performance, the bandwidth of the differential circuit must be high enough with respect to the spectrum of the voltage ripple. To achieve a desired bandwidth, specific parameters of the differential circuit are given by  $C_1 = 100$  pF,  $C_f = 12$  pF,  $R_1 = 5.6$  k $\Omega$ , and  $R_2 = 100$  k $\Omega$ . The measured result is given in Figure 11, where  $v_{diff}$  highly matches the differential value of  $-v_0$ . At the sampling point of ADC,  $v_{diff}$  is relatively flat since  $v_0$  has a constant slope near this instant.



Figure 11. Output voltage ripple and the converted differential value.

### 6.2. Transient Performance

## 6.2.1. Transient Response to Load

To illustrate load transient performance of the proposed controller, transient voltages and currents are compared under PI, CBAC, and the proposed controls. As shown in Figure 12a, the output voltage under PI control re-stabilizes in 180 µs when R steps both from 100  $\Omega$  to 200  $\Omega$  and from 200  $\Omega$  to 100  $\Omega$ . For CBAC control in Figure 12b,  $v_o$ re-stabilizes in 70 µs with an overshoot of 1V when R steps from 100  $\Omega$  to 200  $\Omega$ , and re-stabilizes in 50 µs when R steps from 200  $\Omega$  to 100  $\Omega$ . For proposed control in Figure 12c,  $v_o$  re-stabilizes in 10 µs with little disturbance when the load steps from 100  $\Omega$  to 200  $\Omega$  and re-stabilizes in two switching cycles with 1 V undershoot when R steps from 200  $\Omega$  to 100  $\Omega$ . As indicated above, the proposed controller achieves excellent performance towards load transients, which not only shortens the response time, but also suppresses the overshoot or undershoot voltage.





## 6.2.2. Transient Response to Line Voltage

To illustrate line voltage transient performance of the proposed controller,  $v_o$  and  $i_L$  are compared under PI, CBAC, and the proposed controls. As shown in Figure 13a, when vin steps from 19.2 V to 24 V,  $v_o$  re-stabilizes in 200 µs under PI control. When  $v_{in}$  steps from 24 V to 19.2 V,  $v_o$  re-stabilizes in 170 µs. As shown in Figure 13b,  $v_o$  re-stabilizes in 45 µs under CBAC control when  $v_{in}$  steps both from 19.2 V to 24 V and from 24 V to 19.2 V. Comparatively, as shown in Figure 13c,  $v_o$  re-stabilizes in 25 µs under proposed control when  $v_{in}$  steps both from 19.2 V to 24 V to 19.2 V. Furthermore, the voltage overshoot/undershoot is 1 V under CBAC control, and it is suppressed to 0.5 V under DVP control. As indicated above, the proposed controller achieves better transient response towards line voltage variations with shorter response time and lower overshoot/undershoot.



**Figure 13.** Transient voltages and currents when vin steps by 20% under (**a**) PI control, (**b**) CBAC control, and (**c**) dead-beat control based on DVP and SCE.

## 6.2.3. Reference Voltage Tracking

To illustrate reference voltage tracking performance of the proposed controller,  $v_o$  and  $i_L$  are compared under PI, CBAC, and the proposed controls. For a converter with PI controller,  $v_o$  tracks  $v_{ref}$  in 160 µs when  $v_{ref}$  steps from 48 V to 52 V, and in 180 µs when  $v_{ref}$  steps from 52 V to 48 V, as shown in Figure 14a. For CBAC control in Figure 14b,  $v_o$  tracks  $v_{ref}$  in 60 µs when  $v_{ref}$  steps from 48 V to 52 V and in 40 µs when  $v_{ref}$  steps from 52 V to 48 V. Furthermore, due to load estimation error and additional control delay, some oscillation occurs in both transients. As a comparison,  $v_o$  under proposed control tracks  $v_{ref}$  in 40 µs in both transients, as shown in Figure 14c. As indicated above, for reference voltage tracking, the proposed control achieves better transient response than PI and CBAC controls.



**Figure 14.** Transient voltages and currents when  $v_{in}$  steps by 4 V under (**a**) PI control, (**b**) CBAC control, and (**c**) dead-beat control based on DVP and SCE.

## 6.3. Large Signal Transients

Since DPWM saturation usually does not occur in small signal transients, large signal transient experiments are given in the followings to illustrate the effectiveness of the proposed switching-cycle extension strategy.

Transient voltage and current when R steps from 250  $\Omega$  to 60  $\Omega$  are given in Figure 15. As shown in Figure 15a,  $v_o$  re-stabilizes in 40  $\mu$ s without switching-cycle extension. With switching-cycle extension, it re-stabilizes in 25  $\mu$ s, as shown in Figure 15b. Furthermore, the first extended switching cycle during transient is 16  $\mu$ s with switching-cycle extension while it remains 12.5  $\mu$ s without switching-cycle extension.



**Figure 15.** Transient voltages and currents when R steps from 250  $\Omega$  to 60  $\Omega$  under proposed control (a) without SCE and (b) with SCE.

Transient voltages and currents when  $v_{in}$  steps from 28.8 V to 19.2 V are given in Figure 16. When the input voltage drops, there is a small steady-state error in the output voltage due to parasitic resistance in the circuit. This steady-state error can be eliminated

by a more accurate system model that takes into account the parasitic parameters, but this increases the arithmetic complexity. Since this steady-state error is within the allowable range, as a compromise, the complex parasitic parameter model is not used. For proposed control with/without switching-cycle extension, both output voltages re-stabilize in 25  $\mu$ s. The achieved performance is similar, since DPWM saturation does not occur during the tested line voltage transients. The results also indicate that the proposed control can effectively suppress the line voltage disturbance.



**Figure 16.** Transient voltages and currents when  $v_{in}$  steps from 28.8 V to 19.2 V under proposed control (**a**) without SCE and (**b**) with SCE.

Transient voltages and currents when  $v_{ref}$  steps from 40 V to 50 V are given in Figure 17. Without switching-cycle extension,  $v_0$  tracks  $v_{ref}$  in 90 µs. As a comparison,  $v_0$  tracks  $v_{ref}$  in 50 µs with switching-cycle extension. Furthermore, the first switching cycle during transient is 18 µs with switching-cycle extension, whereas it remains 12.5 µs without switching-cycle extension.



**Figure 17.** Transient voltages and currents when  $v_{ref}$  steps form 40 V to 50 V under proposed control (a) without SCE and (b) with SCE.

In conclusion, dead-beat control based on DVP with switching-cycle extension improves the large signal transient when DPWM saturation occurs.

## 7. Conclusions

In this paper, optimal transient response for DCM DC-DC converters is achieved by voltage dead-beat control based on differentiative voltage prediction and switching-cycle extension. Through differentiative voltage prediction, the load estimation delay is effectively reduced, which improves the bandwidth and the output response in load transient. Furthermore, switching-cycle extension is implemented to enlarge the output voltage slew rate and operation range, which further improves large signal transients. Combining DVP with SCE, both line/load transient and reference tracking performances are optimized with shorter response time and smaller overshoot/undershoot. Effectiveness of the proposed controller is proved by closed-loop SSMs and verified by experimental results.

**Author Contributions:** Conceptualization, Q.L.; methodology, Q.L. and D.Z.; software, Q.L.; validation, Q.L.; formal analysis, Q.L.; investigation, Q.L. and L.Z.; resources, Q.L. and W.Z.; data curation, Q.L.; writing—original draft preparation, Q.L.; writing—review and editing, Q.L.; visualization, Q.L.; supervision, Q.L.; project administration, R.M., Q.Z. and Q.T.; funding acquisition, Q.T. All authors have read and agreed to the published version of the manuscript.

**Funding:** This research was funded by National Natural Science Foundation of China, grant number 62074067.

Data Availability Statement: Data is contained within the article.

**Conflicts of Interest:** The authors declare no conflict of interest.

## References

- 1. Jingquan, C.; Prodic, A.; Erickson, R.W.; Maksimovic, D. Predictive digital current programmed control. *IEEE Trans. Power Electron.* **2003**, *18*, 411–419. [CrossRef]
- Kapat, S. Real-Time Reconfiguration in Digital Current Mode Control for Fast Transient with Robust Stability. In Proceedings of the 2022 IEEE Applied Power Electronics Conference and Exposition (APEC), Houston, TX, USA, 20–24 March 2022; pp. 1253–1258.
- Al-Baidhani, H.; Salvatierra, T.; Ordóñez, R.; Kazimierczuk, M.K. Simplified Nonlinear Voltage-Mode Control of PWM DC-DC Buck Converter. *IEEE Trans. Energy Convers.* 2021, 36, 431–440. [CrossRef]
- Karami, Z.; Shafiee, Q.; Sahoo, S.; Yaribeygi, M.; Bevrani, H.; Dragicevic, T. Hybrid Model Predictive Control of DC–DC Boost Converters with Constant Power Load. *IEEE Trans. Energy Convers.* 2021, 36, 1347–1356. [CrossRef]
- 5. Qi, W.; Li, S.; Tan, S.C.; Hui, S.Y.R. Parabolic-Modulated Sliding-Mode Voltage Control of a Buck Converter. *IEEE Trans. Ind. Electron.* **2018**, *65*, 844–854. [CrossRef]
- 6. Sferlazza, A.; Albea-Sanchez, C.; Martínez-Salamero, L.; García, G.; Alonso, C. Min-Type Control Strategy of a DC–DC Synchronous Boost Converter. *IEEE Trans. Ind. Electron.* 2020, *67*, 3167–3179. [CrossRef]
- 7. Wu, L.; Mei, P.; Lei, B.; Lin, Z. Dead-Beat Terminal Sliding Mode Control with Application to DC–DC Buck Converters. *IEEE Trans. Circuits Syst. II Express Briefs* 2023, 70, 2470–2474. [CrossRef]
- 8. Shen, X.; Liu, J.; Lin, H.; Yin, Y.; Alcaide, A.M.; Leon, J.I. Cascade Control of Grid-Connected NPC Converters via Sliding Mode Technique. *IEEE Trans. Energy Convers.* 2023, *38*, 1491–1500. [CrossRef]
- Sha, J.; Xu, J.; Zhong, S.; Liu, S.; Xu, L. Control Pulse Combination-Based Analysis of Pulse Train Controlled DCM Switching DC–DC Converters. *IEEE Trans. Ind. Electron.* 2015, 62, 246–255. [CrossRef]
- 10. Luo, H.; Xu, J.; Luo, Y.; Sha, J. A Digital Pulse Train Controlled High Power Factor DCM Boost PFC Converter Over a Universal Input Voltage Range. *IEEE Trans. Ind. Electron.* **2019**, *66*, 2814–2824. [CrossRef]
- Cheng, K.Y.; Yu, F.; Mattavelli, P.; Lee, F.C. Characterization and performance comparison of digital V2-type constant on-time control for buck converters. In Proceedings of the 2010 IEEE 12th Workshop on Control and Modeling for Power Electronics (COMPEL), Boulder, CO, USA, 28–30 June 2010; pp. 1–6.
- 12. Tian, S.; Lee, F.C.; Li, Q.; Yan, Y. Unified Equivalent Circuit Model and Optimal Design of \$V^{2}\$ Controlled Buck Converters. *IEEE Trans. Power Electron.* **2016**, *31*, 1734–1744. [CrossRef]
- Cortés, J.; Šviković, V.; Alou, P.; Oliver, J.A.; Cobos, J.A.; Wisniewski, R. Accurate Analysis of Subharmonic Oscillations of \$V<sup>2</sup>\$ and \$V<sup>2</sup>I\_c\$ Controls Applied to Buck Converter. *IEEE Trans. Power Electron.* 2015, 30, 1005–1018. [CrossRef]
- 14. Ganesh, V.S.; Singha, A.K. Design of Stable Digital V2 Controllers for the Synchronous Noninverting Buck–Boost Converter. *IEEE J. Emerg. Sel. Top. Power Electron.* 2023, 11, 2826–2836. [CrossRef]
- 15. Jian, S. Characterization and performance comparison of ripple-based control for voltage regulator modules. *IEEE Trans. Power Electron.* 2006, 21, 346–353. [CrossRef]
- Kapat, S.; Krein, P.T. Improved Time Optimal Control of a Buck Converter Based on Capacitor Current. *IEEE Trans. Power Electron.* 2012, 27, 1444–1454. [CrossRef]
- 17. Meyer, E.; Zhang, Z.; Liu, Y.F. An Optimal Control Method for Buck ConvertersUsing a Practical Capacitor Charge Balance Technique. *IEEE Trans. Power Electron.* 2008, 23, 1802–1812. [CrossRef]
- 18. Lu, W.; Chen, W.; Ruan, Y.; Iu, H.H.C. An Auxiliary-Parallel-Inductor-Based Sequence Switching Control to Improve the Load Transient Response of Buck Converters. *IEEE Trans. Ind. Electron.* **2019**, *66*, 2776–2784. [CrossRef]
- 19. Zhao, Z.; Zhou, D.; Wang, H.; Davari, P.; Blaabjerg, F. Reliability Improvement of Voltage Regulator Modules by a Virtual Series Voltage Source. *IEEE Trans. Ind. Electron.* **2022**, *69*, 12641–12652. [CrossRef]
- Lu, D.D.C.; Liu, J.C.P.; Poon, F.N.K.; Pong, B.M.H. A Single Phase Voltage Regulator Module (VRM) with Stepping Inductance for Fast Transient Response. *IEEE Trans. Power Electron.* 2007, 22, 417–424. [CrossRef]
- Buso, S.; Caldognetto, T.; Brandao, D.I. Dead-Beat Current Controller for Voltage-Source Converters with Improved Large-Signal Response. *IEEE Trans. Ind. Appl.* 2016, 52, 1588–1596. [CrossRef]
- Shi, B.; Zhao, Z.; Wei, S.; Zhang, C. Self-Correction and Dead-Beat Current Control Strategy for Digital Programmed Boost Converter. In Proceedings of the 2019 IEEE Energy Conversion Congress and Exposition (ECCE), Baltimore, MD, USA, 29 September–3 October 2019; pp. 691–694.

- 23. Xueguang, Z.; Wenjie, Z.; Jiaming, C.; Dianguo, X. Deadbeat Control Strategy of Circulating Currents in Parallel Connection System of Three-Phase PWM Converter. *IEEE Trans. Energy Convers.* **2014**, *29*, 406–417. [CrossRef]
- Bibian, S.; Jin, H. High performance predictive dead-beat digital controller for DC power supplies. In Proceedings of the APEC 2001. Sixteenth Annual IEEE Applied Power Electronics Conference and Exposition (Cat. No.01CH37181), 4–8 March 2001; Volume 61, pp. 67–73.
- 25. Qiu, Y.; Liu, H.; Chen, X. Digital Average Current-Mode Control of PWM DC–DC Converters without Current Sensors. *IEEE Trans. Ind. Electron.* 2010, *57*, 1670–1677. [CrossRef]
- Yang, F.; Ruan, X.; Wu, G.; Ye, Z. Discontinuous-Current Mode Operation of a Two-Phase Interleaved Boost DC–DC Converter with Coupled Inductor. *IEEE Trans. Power Electron.* 2018, 33, 188–198. [CrossRef]
- 27. Qiu, Y.; Chen, X.; Liu, H. Digital Average Current-Mode Control Using Current Estimation and Capacitor Charge Balance Principle for DC–DC Converters Operating in DCM. *IEEE Trans. Power Electron.* **2010**, *25*, 1537–1545. [CrossRef]
- Min, R.; Tong, Q.; Zhang, Q.; Zou, X.; Yu, K.; Liu, Z. Digital Sensorless Current Mode Control Based on Charge Balance Principle and Dual Current Error Compensation for DC–DC Converters in DCM. *IEEE Trans. Ind. Electron.* 2016, 63, 155–166. [CrossRef]

**Disclaimer/Publisher's Note:** The statements, opinions and data contained in all publications are solely those of the individual author(s) and contributor(s) and not of MDPI and/or the editor(s). MDPI and/or the editor(s) disclaim responsibility for any injury to people or property resulting from any ideas, methods, instructions or products referred to in the content.