

*Article* 

# **An Improved Asymmetric Cascaded Multilevel D–STATCOM with Enhanced Hybrid Modulation**

**Weder Tótola Nunes 1,2,\*, Lucas Frizera Encarnação 2,† and Mauricio Aredes 3,†**

- 1 Department of Electrical Engineering, Federal Institute of Espírito Santo, Av. Vitória 1729, Jucutuquara, Campus Vitória, 29040-780 Vitória/ES, Brazil
- 2 Department of Electrical Engineering , Federal University of Espírito Santo, Av. Fernando Ferrari, Campus Universitário, 29060-900 Vitória/ES, Brazil; E-Mail: lucas.encarnacao@ufes.br
- 3 Department of Electrical Engineering, Federal University of Rio de Janeiro, Av. Athos da Silveira Ramos 149-Cidade Universitária, 21941-914, Rio de Janeiro/RJ, Brazil; E-Mail: aredes@lemt.ufrj.br
- **†** These authors contributed equally to this work.
- **\*** Author to whom correspondence should be addressed; E-Mail: wtnunes@ifes.edu.br; Tel./Fax: +55-27-4009-2644.

Academic Editor: Bimal K. Bose

*Received: 30 December 2014 / Accepted: 27 May 2015 / Published: 3 June 2015* 

**Abstract:** Problems related to power quality, which in the last years were responsible only for small losses in low-voltage distribution systems, are now causing damage to power apparatuses and financial losses also in medium-voltage systems. The necessity of a better quality of power supply encourages the development of new specific custom power devices directly connected in medium-voltage distribution systems. It is well know that the multilevel converters are capable of being installed directly in the medium voltage, and presents several advantages when compared with conventional two-level converters. Some topologies, like the asymmetric cascaded multilevel converter, presents difficulties in regulating the voltages of all isolated dc-link capacitors. In this context, this article presents an asymmetric nineteen-level D–STATCOM (Distribution Static Synchronous Compensator) with a reactive power and dc-link regulation control loops for generic cascaded multilevel converters in order to improve the power quality in medium-voltage distribution systems. The performance of the proposed control method for a multilevel D–STATCOM is presented and evaluated in a downscaled prototype.

#### **1. Introduction**

The increasing energy demand and the industrial plants modernization brought together an increasing number of power-electronics devices directly connected to the medium-voltage distribution systems. Several of these devices are assembled with diodes or thyristors, which cause severe distortions on voltages and currents, degrading the power quality and causing serious problems in distribution networks. Furthermore, the semiconductors have physical limitations on voltage and current, which restrict their use in high-power, high-voltage applications. Currently, these limits are 8 kV and 6 kA [1]. Therefore, the use of a multilevel converter helps to minimize all these issues for medium-voltage applications.

Multilevel converters present many advantages when compared with conventional two-level converters, such as capacity to operate in high-voltage levels, smaller semiconductors devices and higher number of voltage levels in the output voltage. Moreover, multilevel topology also presents a lower total harmonic distortion (THD) and allows a reduction of switching frequency [2,3]. Thus, the use of multilevel topologies combined with power quality conditioners, such as Static Synchronous Compensator (STATCOM) [4,5], can improve power quality and efficiency in distribution systems [6].

Several multilevel topologies have been reported in the last decade [1,7]. The Neutral Point Clamped Converter (NPC) is the most mature technology among all available multilevel topologies [8,9]. There are two converter topologies that might compete with the NPC: the Flying Capacitor Converter (FC) [10], and the Symmetric or Asymmetric Cascade H-Bridge Converter (CHB) [11]. The symmetric CHB is one of the most promising topologies because it uses fewer components then the NPC and FC topologies for a same number of voltage level in the ac output voltage. The symmetric CHB topology can also be used in Modular Multilevel Converters (MMC) [12]. Recently, a variation of the symmetric CHB was proposed by means of chopper-cell modules instead of H-Bridge modules [11]. As an example, Siemens already uses a half-bridge MMC topology known as HVDC PLUS for applications up to 1,000 MW. In this context, many works have been reported dealing with comparisons between several multilevel topologies [13–16]. Although all multilevel topologies have similar performance, only the Asymmetric CHB is capable of producing the same output-voltage level with a minimum number of power semiconductors [17–19].

In order to achieve a better performance for the multilevel converters, not only the selection of the best multilevel topology for a specific application is important, but also the selection of an efficient switching strategy related to that topology should be taken into account. Several studies have contributed with a variety of switching methods for each converter topology [1,20,21]. Recently, the carrier-shifting modulation method was proposed, claiming to produce the optimum harmonic cancellation for a symmetric multilevel converter [2,22]. Another one, the phase-shifted PWM (PS-PWM) modulation was conceived for FC and CHB converters and introduces a phase shift between the carrier signals of contiguous cells. Different from PS-PWM, the level-shifted PWM (LS-PWM) is a method where carries are arranged in vertical shifts. Variations in the carriers arrangement results in different switching techniques, like the phase disposition PWM (PD-PWM), the phase opposition disposition PWM (POD-PWM), and the alternate phase opposition PWM (APOD-PWM). All those techniques are mainly applied to the symmetric multilevel converter and the NPC converter. For asymmetric multilevel converters, the best modulation method is the hybrid modulation [23] that uses different frequencies for each power module. This allows a reduction in switching frequency, which leads to a reduction in the converter losses [19,24].

The main drawback of the Asymmetric CHB topology is the necessity of isolated and unequal dc-link voltages, making it difficult to regulate all the isolated dc-link capacitor voltages. In fact, the different values of dc-link voltages make the use of any kind of average control almost impossible. For instance, arm-balancing control combined with an averaging control method [25] or power-flow analysis method [26], usually applied for Symmetric CHB topologies, must be avoid in Asymmetric CHB topologies. Other strategies using the principle of commutation technique as in [27], or binary mode relation among dc-link voltage levels as in [28], or even a dedicated rectifier for each separated module have been proposed. Nevertheless, these solutions do not present a general control method for dc-link voltage regulation. Instead, they are specific solutions for a particular application.

The main contribution of this work is the development of an improved hybrid modulation and a new isolated and unequal dc-link voltage control strategy for the Asymmetric CHB topology.

## **2. Multilevel Converter**

Generally, the nominal values of the dc voltages in each power module and the maximum level of total harmonic distortion (THD) required to the output voltage define the quantity of power modules that will compose the multilevel converter. Usually, the maximum THD of the output voltage to connect directly the converter to the electrical system is a parameter to calculate the number of voltage levels.

Single-phase full-bridge inverter, as shown in Figure 1, can generate three values at the output voltage:  $v_{mn} = -v_{Cmn}$ ;  $v_{mn} = 0$ ;  $v_{mn} = +v_{Cmn}$ . With different values of dc voltage in each power module, the series connection of the output voltages of those modules results in a multilevel voltage. This approach is generally called as Asymmetric Cascade H-Bridge Converter. For instance, the series connection of three H-bridges as in Figure 1 generates a nineteen-level voltage, if the dc voltages in the power modules in a leg are set as *vC1a*, 2*vC1a*, and 6*vC1a*, respectively, for the a-phase of the converter. Since the current flowing through the power modules in a leg is the same, the nominal powers of the power modules are *S*, 2*S* and 6*S*, respectively. The higher the number of voltage level, the lower is the total harmonic distortion (THD) of the generated output voltage of the multilevel converter.

In Brazil, two standards related to THD limits on power grid are adopted. One is an international recommendation from IEEE [29]. The other is a national procedure from the National Electric Energy Agency (ANEEL) [30]. Table 1 shows voltage distortion limits from IEEE and ANEEL.

Figure 1 shows the asymmetric cascaded converter for three-phase systems with the Y-connection used to obtain experimental results. It is an asymmetrical multilevel converter that generates nineteen levels at each phase-to-neutral voltage. A critical issue of this converter topology is the regulation of all dc-capacitor voltages. An original contribution of this development is the way to perform the dc-voltage regulation, as it will be shown in the following sections.



**Figure 1.** Asymmetric cascaded converter; (**a**) power cell topology; (**b**) converter topology.

| <b>Bus Voltage at PCC</b>                 | <b>Total Harmonic Distortion–THD</b> |       |
|-------------------------------------------|--------------------------------------|-------|
|                                           | IEEE                                 | ANEEL |
| $V \leq 1.0$ kV                           |                                      | 10    |
| $1.0 \text{ kV} < V \leq 13.8 \text{ kV}$ |                                      | x     |
| 13.8 kV < V $\leq$ 69.0 kV                |                                      |       |

**Table 1.** Voltage distortion limits.

## **3. Modulation Strategy**

Multilevel converters can use many modulation strategies. Most common modulation methods are Phase Shifted (PS-PWM), a natural extension of traditional PWM techniques and specially conceived for FC and CHB converters, Level Shifted (LS-PWM), an extension of bipolar PWM for multilevel converters and Hybrid Modulation, an extension of PWM for CHB with unequal dc sources. Although the LS-PWM presents an equivalent harmonic cancelation with the PS-PWM, this modulation has a practical limitation. In the PS-PWM, a high output switching frequency is naturally achieved by combination of each low frequency carrier signals. In order to obtain the same output switching frequency, all the carrier signals of the LS-PWM has to be multiplied by the number of cells used in the multilevel structure. Equations (1) and (2) present the output switching frequency of the PS-PWM and LS-PWM where N is the number of modules used in the multilevel structure.

$$
f_{sw}^{PS-PWM} = Nx f_{carrier} \tag{1}
$$

$$
f_{sw}^{LS-PWM} = f_{carrier} \tag{2}
$$

The Hybrid Modulation presents the advantage to work with only one high switching frequency module per phase, which implies a switching losses reduction. Furthermore, the output switching frequency is defined by the carrier frequency of the low power module, thus the high output switching frequency advantage is maintained. There are several patterns for creating modulation methods to multilevel converters. The principal ones are classified in Figure 2 [1,22,31].



**Figure 2.** Multilevel converter modulation methods.

By means of Hybrid Modulation type, the goal is the reduction of the switching frequency of the higher power modules to reduce the switching losses in the multilevel converter. The idea is to combine the staircase modulation for the high and medium power modules with the PWM modulation for the low power module, as presented in [1,22,31]. An enhanced Hybrid Modulation was proposed by the authors in [3,32], which results in a lower line-to-line THD output voltage without increase of the switching frequency or losses. As presented in previous works, the enhanced Hybrid Modulation can mitigate up to 40% of the line-to-neutral THD voltage, while the conventional Hybrid Modulation can mitigate only 15% of the line-to-neutral THD voltage. Figure 3 illustrates the switching method adopted in this work. DC–link voltages of  $v_{dc}$ ,  $2v_{dc}$  and  $6v_{dc}$  are selected to produce equal voltage steps in the generated nineteen-level output voltage [33].



**Figure 3.** Multilevel modulation strategy; (**a**) cell 1 output voltage; (**b**) cell 2 output voltage; (**c**) cell 3 output voltage; (**d**) converter output voltage.

### **4. Control Circuits**

#### *4.1. Reactive-Power Control*

The reactive-power control is very important in distribution systems. The surplus of reactive power increases the total current flowing through the feeder directly influencing the distribution losses, voltage control, investments and utility tariff. The distribution losses that occur through heat dissipation are proportional to the square of the feeder current. The excess of reactive power increases the electrical current, establishes a direct relationship between distribution losses and low power factor and leads a raise in temperature of conductors and equipment. Therefore, the distribution losses are reduced indirectly by controlling the feeder's reactive power. The increase of the currents due to excess reactive power also leads to large voltage drops and may cause the interruption of electricity supply and overloads in certain network elements as motors. The risk of an interruption is accentuated mainly during heavy load scenarios, when the demand of energy in distribution system is higher. In this case, the reactive power control promotes a reduction of the feeder's current, decreasing the voltage drops. The power factor compensation also raises the distribution capacity by releasing load especially in feeders and transformers. As a result, investments that would be needed to expand the distribution system can be postponed. In this context, multilevel converter takes an opportunity to show how they can support the medium voltage distribution systems, promoting loss reduction, voltage control, postponing investments and the maintenance of the utility tariff, just controlling the reactive power.

The power and control circuits of the multilevel D–STATCOM are presented in Figure 4. The line voltages and currents measured in the feeder are  $v_{ab}$ ,  $v_{bc}$ ,  $i_{La}$  and  $i_{Lb}$  and the currents measured in the converter are  $i_{Ca}$  and  $i_{Cb}$ . All capacitor voltages are measured and used in the controller of the multilevel converter. The D–STATCOM is designed to compensate the power factor of the feeder in real time, by injecting variable reactive power in the distribution system in order to maintain a unity power factor reference. The controller uses the concepts of instantaneous power theory [34].

More details about the control loop that generates the reactive-power voltage references  $v_q^*$  are given in Figure 5. The measured voltages ( $v_{ab}$  and  $v_{bc}$ ) and currents ( $i_{La}$  and  $i_{Lb}$ ) of the feeder are transformed into the αβ*0*-reference frames by means of Clark transformation [35], according to Equations (3) and (4). A phase-locked-loop control (PLL) is used to detect the phase and frequency of the fundamental positive-sequence component of the system voltage, already in terms of  $\alpha\beta$ –variables  $(v'_\alpha$  and  $v'_\beta$ ). The reactive compensating current references  $(iC^*_{\alpha q}$  and  $iC^*_{\beta q})$  are calculated using the definitions given in the p–q Theory through Equations (5) and (6). Finally, the current references and the generated converter currents are compared in the current loop controller, Equations (7) and (8), to determine the reactive-voltage references for power-factor compensation ( $v_{\alpha q}^*$  and  $v_{\beta q}^*$ ), which are subsequently transformed back to the *abc*-reference ( $v_{aq}^*$ ,  $v_{bq}^*$  and  $v_{cq}^*$ ) using Equation (9).



**Figure 4.** Power and control circuit diagram.



**Figure 5.** Control circuit diagram.

The blocks from Figure 5 can be exploited from equations presented. abc to  $\alpha\beta$  convertion

$$
\begin{bmatrix} v_{\alpha} \\ v_{\beta} \end{bmatrix} = \begin{bmatrix} 1 & \frac{1}{2} \\ 0 & \frac{\sqrt{3}}{2} \end{bmatrix} \begin{bmatrix} v_{ab} \\ v_{bc} \end{bmatrix} \tag{3}
$$

$$
\begin{bmatrix} i_{L\alpha} \\ i_{L\beta} \end{bmatrix} = \begin{bmatrix} \frac{\sqrt{3}}{2} & 0 \\ \frac{1}{2} & 1 \end{bmatrix} \begin{bmatrix} i_{La} \\ i_{Lb} \end{bmatrix}
$$
 (4)

 $i_{C\alpha}$  and  $i_{C\beta}$  are calculated using the same Equation (4). Power factor control

$$
q = \overline{q} + \tilde{q} = v_{\beta}^{\prime} \cdot i_{L\alpha} - v_{\alpha}^{\prime} \cdot i_{L\beta} \tag{5}
$$

From pq-theory, the reactive power is calculated. However, the oscilating component  $\tilde{q}$  is present and need to be eliminated by a low-pass filter.

$$
\begin{bmatrix} i_{C\alpha q}^* \\ i_{C\beta q}^* \end{bmatrix} = \frac{1}{v_{\alpha}^{\prime 2} + v_{\beta}^{\prime 2}} \begin{bmatrix} 0 & v_{\beta}^{\prime} \\ 0 & -v_{\alpha}^{\prime} \end{bmatrix} \begin{bmatrix} 0 \\ -\overline{q} \end{bmatrix}
$$
 (6)

Current loop

The current loop uses a PI control in order to synthesize the converter currents.

$$
v_{\alpha q}^{*} = k_{p} \cdot (i_{c\alpha q}^{*} - i_{c\alpha}) + k_{i} \cdot \int (i_{c\alpha q}^{*} - i_{c\alpha}) \cdot dt
$$
 (7)

$$
v_{\beta q}^* = k_p \cdot (i_{C\beta q}^* - i_{C\beta}) + k_i \cdot \int (i_{C\beta q}^* - i_{C\beta}) \cdot dt
$$
 (8)

αβ to abc convertion

$$
\begin{bmatrix} v_{aq}^* \\ v_{bq}^* \\ v_{cq}^* \end{bmatrix} = \sqrt{\frac{2}{3}} \begin{bmatrix} -\frac{1}{2} & \frac{\sqrt{3}}{2} \\ -\frac{1}{2} & -\frac{\sqrt{3}}{2} \end{bmatrix} \begin{bmatrix} v_{\alpha q}^* \\ v_{\beta q}^* \end{bmatrix} \tag{9}
$$

Hybrid modulation strategy

 $v_{a1}^*$ ,  $v_{a2}^*$  and  $v_{a3}^*$  are internal variables of the hybrid modulation block. These parameters are input reference voltage to PWM modulation for the a-phase' blocks. They are calculated from equations as presented below for a-phase:

$$
v_{a1}^* = v_{aq}^* + v_{p(a1)}^* \tag{10}
$$

$$
v_{a2}^* = (v_{a1}^* - v_{out(a1)}^*) + v_{p(a2)}^*
$$
\n(11)

$$
v_{a3}^* = (v_{a2}^* - v_{out(a2)}^*) + v_{p(a3)}^* \tag{12}
$$

 $v_{out(a1)}^*$ ,  $v_{out(a2)}^*$  and  $v_{out(a3)}^*$  are the normalized gate signals sent to IGBTs of the a-phase. The same logic is used for b and c phases of the converter.

#### *4.2. DC-Voltage Control Loop*

In an asymmetric multilevel converter topology, the optimum harmonic cancellation, as that provided by the carrier-shifting modulation, and the average dc-link control loop cannot be achieved. In fact, the different values of dc-link voltages make it almost impossible to use an average control for the dc-voltages of the power modules. Some studies have been proposed to solve this problem [27,28]. Nevertheless, these solutions do not present a generic dc-link regulation control loop for the asymmetric multilevel converter. Instead, they are particular solutions for each kind of application. In this paper, an improved dc-voltage regulator is proposed for each power module of the asymmetric multilevel converter that is suitable for multilevel D–STATCOM applications.

The series connection of the power modules with different nominal powers in a same leg of the asymmetric multilevel converter causes a problem, because they produce different losses to be compensated, whereas a same current is passing through the power modules. Figure 6 illustrates the voltages in each power module and the current passing through them, in the a-phase leg of the converter. Active-voltage components should be added to the compensating voltage  $v_q$  of the D-STATCOM to regulate the dc-voltages in each power module. In other words, the active-voltage components  $v_p$  with different amplitudes, but in phase with, or in phase opposition with, the current  $i_q$ should be added to the principal compensating voltage references  $v_q^*$  determined in the power factor control loop shown in Figure 5. To overcome this issue, nine dc-voltage regulators, one for each power module, were included in the controller of the D–STATCOM. Figure 7 shows in details that one for the power modules of a-phase of the converter.

In order to promote an independent dc-link control circuit, a minimum reactive current (*qmin*) is calculated by the power factor control circuit and synthesized by the D–STATCOM. Thereby, an independent voltage signal can be calculated for each cell  $(v_{p(a1)}, v_{p(a2)}, v_{p(a3)})$  and, together with the already circulating current  $(i_q)$ , can maintain all the dc-link voltages regulated. Figure 6 illustrates the principle operation of the proposed dc-link control circuit.



**Figure 6.** Principle operation of dc link loop.



**Figure 7.** Independent dc link control circuit.

The dc-link control circuit for a-phase of the D–STATCOM is illustrated in Figure 7. In order to regulate the dc voltages, the control circuit compares a reference signal  $v_{dc}^*$  with all the capacitor voltages, independent of the power level ( $m = 1, 2, 3$ ) or phase leg ( $n = a, b, c$ ), for example,  $v_{dc(a1)}$ .

A PI-controller adjusts the resultant error signal. The output of the PI controller is multiplied with a unitary positive or negative parameter  $(k_3)$ , depending on the reactive power compensation (capacitive or inductive), generating a virtual resistance  $(r_{dc(a1)})$ . The result of this operation is multiplied with a unitary sinusoidal signal  $(i'_{cap})$ , which is synchronized through a PLL circuit, generating the active voltage reference for this cell ( $v_{p(a1)}^*$ ). The active voltage references added with the reactive voltage reference for each cell generate the voltage reference signals per cell that is used in the hybrid modulation strategy. The reference signals for the others cells use the same methodology and are also delivered to the hybrid modulation strategy circuit.

The main purpose of the unitary current signal  $(i'_{cap})$  is to provide accurate phase information to the dc-link control circuit. This signal could be synchronized directly by the D–STATCOM synthesized currents. However, it is well know that the output reactive current of the D–STATCOM is in quadrature, leading or lagging, with the bus voltage. Note that, in real applications, the bus voltage waveform presents a more constant behavior when compared with the current waveform, resulting in a more robust control. Therefore, the proposed control circuit uses the measured bus voltage in order to synchronize the unitary current signal  $(i'_{cap})$ . For this reason, the output signals  $i'_{\alpha}$  and  $i'_{\beta}$  are synchronized in quadrature with the bus voltage  $(v'_\alpha$  and  $v'_\beta)$  and, at the same time, in phase or counter-phase with the injected current of the D–STATCOM. The unitary positive or negative parameter (*k3*) completes the synchronization circuit identifying the direction of the injected current.

Equations from (13) to (15) expresses the active control for the dc-link only for a-phase cells  $(n = a)$ .

$$
i'_{cap} = \sin \omega t \tag{13}
$$

$$
r_{dc(a1)}^{*} = \left[k_{1} \cdot (v_{dc}^{*} - v_{dc(a1)}) + k_{2} \cdot \int (v_{dc}^{*} - v_{dc(a1)}) \cdot dt\right] \cdot k_{3}
$$
 (14)

$$
v_{p(a1)}^* = r_{dc(a1)}^* \cdot i_{cap}' \tag{15}
$$

where the parameters  $k_1 \left(\frac{A}{V}\right)$  $\frac{A}{V}$  and  $k_2 \left(\frac{A}{V \cdot s}\right)$  are gains of the controller. As already said, the unitary positive or negative parameter (k3) completes the synchronization circuit identifying the direction of the injected current.

#### **5. Experimental Section**

Experimental result of the downscaled D–STATCOM with the reactive control circuit is presented in this section in order to show the equipment and the dc-link control performance. The experimental results are obtained through a 2.0 kVA laboratorial prototype. The diagram circuit of the prototype is identical to that presented in Figure 4 and the parameters are presented in Table 2.

| <b>Feature</b>        | Tag         | Value            |
|-----------------------|-------------|------------------|
| Voltage source (rms)  | Vs          | 220 V            |
| Power                 | S           | $2.0$ kVA        |
| Source impedance      | $L_{S}$     | $2.4 \text{ mH}$ |
| Converter impedance   | $L_{C}$     | $5 \text{ mH}$   |
| DC capacitance        | $C_{DC}$    | $5.7 \text{ mF}$ |
| Feeder load impedance | $R_{\rm L}$ | $15 \Omega$      |
| (inductive load)      | $L_{L}$     | $30 \text{ mH}$  |

**Table 2.** Power Circuit Parameters.

The laboratorial prototype is composed of nine single-phase full-bridge inverter (SKS 15F B2CI 2P 03 V12 from Semikron), developed with the DSP platform (TMF320F28335 from Texas Instruments) and is presented in Figure 8.



**Figure 8.** 2.0 kVA laboratorial prototype.

The experimental results of the D–STATCOM with the reactive control circuit is presented from Figure 9 to Figure 14. Figure 9 and Figure 10 present the phase voltage of the bus  $(v_3)$ , the source current  $(i_{Sa})$  and the synthesized current of the D-STATCOM  $(i_{Ca})$ .



**Figure 9.** Experimental results—power factor control turned off.

It can be observed in Figure 9 that even when the reactive control is disabled, a minimum reactive current related to *qmin* and with approximately 1.0 A (peak) is synthesized by the D–STATCOM (*iCa*) in order to regulate the capacitor voltages. Without this minimum current it would be impossible to regulate each dc-link voltage of the asymmetric converter.

When the reactive control circuit is enabled, as shown in Figure 10, the D–STATCOM corrects the power factor of the system ( $i_{Sa}$  in phase with  $v_a$ ). Note that the synthesized current ( $i_{Ca}$ ) leads the phase voltage, in order to correct the inductive power factor of the load. The power factor reached by the control system was 0.996.



**Figure 10.** Experimental results—power factor control turned on.

Figure 11 presents the regulated dc-link voltages only for one phase of the multilevel converter, proving the performance of dc voltage control circuit. It can be observed that the values are in accordance with design values:  $v_{dc(a3)} = 22 \text{ V}$ ,  $v_{dc(a2)} = 44 \text{ V}$  and  $v_{dc(a1)} = 132 \text{ V}$ .



**Figure 11.** Experimental result—dc-link voltage regulation.

The power quality can be evaluated observing the total harmonic distortion-THD for voltages and total demand distortion-TDD for currents, as defined by IEEE [29]. The output voltages measured at the converter are presented in Figure 12a. It is possible to verify that the output voltages are balanced and are composed of nineteen voltage levels. However, it is also possible to identify that harmonics are present, which changes the waveform of the voltages. For this case, the THD measured for line-to-neutral and line-to-line voltage are presented in Figure 12b,c. The measured values are 5.33% and 3.13%, respectively, which is smaller than those defined by IEEE (8.0%) and ANEEL (10.0%) recommendations for line-to-neutral voltage smaller than 1 kV. However, the results are obtained from a downscaled prototype for medium voltage applications. In this context, for greater voltage levels, between 1.0 and 13.8 kV, the THD recommendations for voltage are 5.0% and 8.0% for IEEE and ANEEL, respectively. It is known that THD will be the same for medium or low voltage because it is related to the waveform instead of voltage level. Thus, the solution proposed just meets the ANEEL recommendations. As observed in Figure 12c, the line-to-line voltage presents an optimum harmonic cancelation when compared with the line-to-neutral voltage (reduction of 40.94%) proposed by the author in [32] for three-phase applications.



**Figure 12.** (**a**) Three-phase voltage converter waveform; (**b**) line-to-neutral THD; (**c**) line-to-line THD.

The three-phase current of the converter is presented in Figure 13a. The harmonic current distortion is another important index used to evaluate the power quality of the equipment. This value is a relation between the maximum short-circuit current (*Isc*) at PCC and the maximum demanded load current (*IL*), and the rated voltage operation. For voltages between 120 V through 69 kV and a relation of *Isc/IL* smaller than 20 (worst case scenario), the TDD must be smaller than 5.0%, following IEEE recommendations. In this context, Figure 13a,b presents the current waveform and its total harmonic distortion, respectively. It can be observed that the total demand distortion is 4.56%, which attends the requirements.

Figure 14 demonstrates the line-to-neutral voltage composition from each cell of the converter. The sum of different dc levels established under different switching methods gives the final line-to-neutral voltage  $v_a$ .



**Figure 13.** (**a**) Three-phase current converter waveform; (**b**) TDD.



**Figure 14.** Line-to-neutral voltage and dc levels.

## **6. Conclusions**

This paper presents an independent and improved dc-voltage control capable of regulating the isolated capacitors of an asymmetric converter, where a general solution for controlling different values of dc-voltages in an asymmetric multilevel converter does not exist. This solution adds an active-voltage component with different amplitude for each module to the reactive compensating voltage reference, leading to the desired control for each dc-voltages. Furthermore, the asymmetric converter uses an enhanced hybrid modulation, proposed by the authors, reducing the switching losses without compromising the optimized harmonic cancelation.

Both contributions proposed in this paper are carried out using a downscaled asymmetric multilevel D-STATCOM. The STATCOM, using an asymmetric topology, demonstrated to be very efficient at controlling the reactive power, which is clearly observed in the Experimental Section through  $i_{sa}$  and  $v<sub>a</sub>$  waveforms. The operation principles and experimental results of the proposed dc-voltage control and enhanced hybrid modulation were presented in this paper to prove the adequate performance of the improved asymmetric cascaded multilevel D-STATCOM.

# **Author Contributions**

W.N. contributed to the interpretation of results and wrote the first version paper; L.E. performed the experiments and reviewed the paper; M.A. guided the research and reviewed the paper. All authors read, reviewed and approved the final paper.

# **Conflicts of Interest**

The authors declare no conflict of interest.

# **References**

- 1. Rodriguez, J.; Franquelo, L.G.; Kouro, S.; Leon, J.I.; Portillo, R.C.; Prats, M.A.M.; Perez, M.A. Multilevel Converters: An Enabling Technology for High-Power Applications. *Proc. IEEE* **2009**, *97*, 1786–1817.
- 2. Holmes, D.G.; Lipo, T. *Pulse Width Modulation for Power Converters, Principles and Practice*; IEEE Press: New York, NY, USA, 2003.
- 3. Encarnação, L.F.; van Emmerik, E.L.; Aredes, M. An Optimized Cascaded Multilevel Static Synchronous Compensator for Medium Voltage Distribution Systems. In Proceedings of the Power Electronics Specialists Conference, Rhodes, Greece, 15–19 June 2008; pp. 4805–4811.
- 4. Akagi, H.; Inoue, S.; Yoshii, T. Control and Performance of a Transformerless Cascade PWM STATCOM with Star Configuration. *IEEE Trans. Ind. Appl*. **2007**, *43*, 1041–1049.
- 5. Freitas, W.; Morelato, A.; Xu, W.; Sato, F. Impacts of AC Generators and DSTATCOM devices on the dynamic performance of distribution systems. *IEEE Trans. Power Deliv.* **2005**, *20*, 1493–1501.
- 6. Palanivel, P.; Dash, S.S. Analysis of THD and output voltage performance for cascaded multilevel inverter using carrier pulse width modulation techniques. *Power Electron. IET* **2011**, *4*, 951–958.
- 7. Rodrigues, J.; Jih-Sheng, L.; Peng, F.Z. Multilevel Inverters: A Survey of Topologies, Controls and Applications. *IEEE Trans. Ind. Electron.* **2002**, *49*, 724–738.
- 8. Bruckner, T.; Bernet, S.; Guldner, H. The active NPC converter and its loss-balancing control. *IEEE Trans. Ind. Electron.* **2005**, *52*, 855–868.
- 9. Barbosa, P.; Steimer, P.; Steinke, J.; Meysenc, L.; Winkelnkemper, M.; Celanovic, N. Active Neutral-Point-Clamped Multilevel Converters. In Proceedings of the IEEE 36th Power Electronics Specialists Conference, 2005 (PESC'05), Recife, Brazil, 16 June 2005; pp. 2296–2301.
- 10. Zhang, H.; Yan, W.; Ogura, K.; Urushibata, S. A multilevel converter topology with common flying capacitors. In Proceedings of the 2013 IEEE Energy Conversion Congress and Exposition (ECCE), Denver, CO, USA, 15–19 September 2013; pp. 1274–1280.
- 11. Cortes, P.; Wilson, A.; Kouro, S.; Rodriguez, J.; Abu-Rub, H. Model Predictive Control of Multilevel Cascaded H-Bridge Inverters. *IEEE Trans. Ind. Electron.* **2010**, *57*, 2691–2699.
- 12. Yan, Z.; Hu, X.-H.; Tang, G.-F.; He, Z.-Y. A study on MMC model and its current control strategies. In Proceedings of the 2010 2nd IEEE International Symposium on Power Electronics for Distributed Generation Systems (PEDG), Hefei, China, 16–18 June 2010; pp. 259–264.
- 13. Perez, M.A.; Bernet, S.; Rodriguez, J.; Kouro, S.; Lizana, R. Circuit Topologies, Modeling, Control Schemes, and Applications of Modular Multilevel Converters. *IEEE Trans. Power Electron*. **2015**, *30*, 4–17.
- 14. Akagi, H. Classification, Terminology, and Application of the Modular Multilevel Cascade Converter (MMCC). *IEEE Trans. Power Electron.* **2011**, *26*, 3119–3130.
- 15. Wang, J.; Burgos, R.; Boroyevich, D. A survey on the modular multilevel converters—Modeling, modulation and controls. In Proceedings of the 2013 IEEE Energy Conversion Congress and Exposition (ECCE), Denver, CO, USA, 15–19 September 2013; pp. 3984–3991.
- 16. Fazel, S.S.; Bernet, S.; Krug, D.; Jalili, K. Design and Comparison of 4-kV Neutral-Point-Clamped, Flying-Capacitor, and Series-Connected H-Bridge Multilevel Converters. *IEEE Trans. Ind. Appl.* **2007**, *43*, 1032–1040.
- 17. ShalchiAlishah, R.; Nazarpour, D.; Hosseini, S.H.; Sabahi, M. Novel Topologies for Symmetric, Asymmetric, and Cascade Switched-Diode Multilevel Converter with Minimum Number of Power Electronic Components. *IEEE Trans. Ind. Electron.* **2014**, *61*, 5300–5310.
- 18. Dixon, J.; Pereda, J.; Castillo, C.; Bosch, S. Asymmetrical Multilevel Inverter for Traction Drives Using Only One DC Supply. *IEEE Trans. Veh. Technol.* **2010**, *59*, 3736–3743.
- 19. Encarnacao, L.F.; Aredes, M. DC-link regulation of a multilevel asymmetric cascaded D-STATCOM with staircase and discontinuous PWM modulation. In Proceedings of the 2012 10th IEEE/IAS International Conference on Industry Applications (INDUSCON), Fortaleza, Brazil, 5–7 November 2012; pp. 1–7.
- 20. Das, A.; Nademi, H.; Norum, L. A Pulse Width Modulation technique for reducing switching frequency for modular multilevel converter. In Proceedings of the 2010 India International Conference on Power Electronics (IICPE), New Delh, India, 28–30 January 2011; pp. 1–6.
- 21. McGrath, B.P.; Holmes, D.G. A comparison of multicarrier PWM strategies for cascaded and neutral point clamped multilevel inverters. In Proceedings of the 2000 IEEE 31st Annual Power Electronics Specialists Conference, 2000 (PESC 00), Galway, Ireland, 18–23 June 2000; Volume 2, pp. 674–679.
- 22. Franquelo, L.G.; Rodriguez, J.; Leon, J.I.; Kouro, S.; Portillo, R.; Prats, M.A.M. The age of multilevel converters arrives. *IEEE Ind. Electron. Mag.* **2008**, *2*, 28–39.
- 23. Pigazo, A.; Monopoli, V.G.; Dell'Aquila, A.; Moreno, V.M. A generalized hybrid multilevel modulation technique developed in case of non-integer ratio among the dc-link voltages. *Ind. Electron.* **2005**, *2*, 513–518.
- 24. Chandwani, H.B.; Matnani, M.K. A review of modulation techniques for hybrid multilevel inverter. In Proceedings of the 2012 1st International Conference on Emerging Technology Trends in Electronics, Communication and Networking (ET2ECN), Surat, Gujarat, India, 19–21 December 2012; pp. 1–7.
- 25. Hagiwara, M.; Maeda, R.; Akagi, H. Control and Analysis of the Modular Multilevel Cascade Converter Based on Double-Star Chopper-Cells (MMCC-DSCC). *IEEE Trans. Power Electron.* **2011**, *26*, 1649–1658.
- 26. Sixing, D.; Jinjun, L. A Study on DC Voltage Control for Chopper-Cell-Based Modular Multilevel Converters in D-STATCOM Application. *IEEE Trans. Power Deliv.* **2013**, *28*, 2030–2038.
- 27. Ebrahim, B.; Hosseini, S.H. Charge Balance Control Methods for Asymmetrical Cascade Multilevel Converters. In Proceeding of the International Conference on Electrical Machines and Systems, Seoul, Korea, 8–11 October 2007; pp. 74–79.
- 28. Manjrekar, M.D.; Steimer, P.; Thomas, A.L. Hybrid Multilevel Power Conversion System: A Competitive Solution for High-Power Applications. *IEEE Trans. Ind. Appl.* **2000**, *36*, 834–841.
- 29. The Institute of Electrical and Electronics Engineers. *IEEE Std. 519TM-2014, IEEE Recommended Practices and Requeriments for Harmonic Control in Electrical Power Systems*; IEEE: New York, NY, USA, 2014.
- 30. Brazilian Electricity Regulatory Agency ANEEL. Proceedings of Electricity Distribution in National Electric System–PRODIST, Module 8–Power Quality Energy, Brasília – DF, Brazil, 2011.
- 31. Bum-Seok, S.; Gautam, S.; Manjrekar, M.; Lipo, T. Multilevel Power Conversion-An Overview of Topologies and Modulation Strategies. In Proceedings of the 6th International Conference on Optimization of Electrical and Electronic Equipments, Brasov, Romania, 14–15 May 1998; Volume 2, pp. 11–24.
- 32. Encarnação, L.F.; Monteiro, L.F.C.; Aredes, M. Nineteen multilevel asymmetric cascaded with an improved modulation strategy. In Proceedings of the International Symposium of Industrial Electronics, Bari, Italy, 4–7 July 2010; pp. 957–962.
- 33. Silva, L.A.; Pimentel, S.P.; Pomilio, J.A. Nineteen-level Active Filter System using Asymmetrical Cascaded Converter with DC Voltages Control. In Proceedings of the IEEE Power Electronics Specialists Conference (PESC), Recife, Brazil, 16 June 2005; pp. 303–308.
- 34. Aredes, M.; Akagi, H.; Watanabe, E.H.; Salgado, E.V.; Encarnação, L.F. Comparisons Between the p--q and p--q--r Theories in Three-Phase Four-Wire Systems. *IEEE Trans. Power Electron.* **2009**, *24*, 924–933.
- 35. Clarke, E. *Circuit Analysis of A-C Power Systems, Vol. I—Symmetrical and Related Components*; Wiley: Hoboken, NJ, USA, 1943.

© 2015 by the authors; licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution license (http://creativecommons.org/licenses/by/4.0/).