A Novel Capacitorless 1T DRAM with Embedded Oxide Layer
Abstract
:1. Introduction
2. Proposed Structure
3. Characteristics and Simulation Result
4. Conclusions
Author Contributions
Funding
Data Availability Statement
Conflicts of Interest
References
- Spessot, A.; Oh, H. 1T-1C Dynamic Random Access Memory Status, Challenges, and Prospects. IEEE Trans. Electron. Devices 2020, 67, 1382–1393. [Google Scholar] [CrossRef]
- Kim, Y.; Lee, S.; Jung, T.; Lee, B.; Kwak, N.; Park, S. Challenges in High Aspect Ratio Contact (HARC) Etching for DRAM Capacitor Formation. In Proceedings of the SPIE-The International Society for Optical Engineering, San Jose, CA, USA, 17 March 2015. [Google Scholar] [CrossRef]
- Okhonin, S.; Nagoga, M.; Sallese, J.M.; Fazan, P. A capacitor-less 1T-DRAM cell. IEEE Electron. Device Lett. 2002, 23, 85–87. [Google Scholar] [CrossRef]
- Butt, N.Z.; Alam, M.A. Scaling limits of double-gate and surround-gate Z-RAM cells. IEEE Trans. Electron. Devices 2007, 54, 2255–2262. [Google Scholar] [CrossRef]
- Jeong, H.; Song, K.W.; Park, I.H.; Kim, T.H.; Lee, Y.S.; Kim, S.G.; Seo, J.; Cho, K.; Lee, K.; Shin, H.; et al. A new capacitorless 1T DRAM cell: Surrounding gate MOSFET with vertical channel (SGVC cell). IEEE Trans. Nanotechnol. 2007, 6, 352–357. [Google Scholar] [CrossRef]
- Sakui, K.; Harada, N. Dynamic Flash Memory with Dual Gate Surrounding Gate Transistor (SGT). In Proceedings of the IEEE International Memory Workshop (IMW), Dresden, Germany, 16–19 May 2021; pp. 72–75. [Google Scholar] [CrossRef]
- Sung, C.-L.; Fan, S.; Lue, H.; Chen, W.; Du, P.; Yeh, T.; Wang, K.C.; Lu, C. First Experimental Study of Floating-Body Cell Transient Reliability Characteristics of Both N-and P-Channel Vertical Gate-All-Around Devices with Split-Gate Structures. In Proceedings of the IEEE International Reliability Physics Symposium (IRPS), Dallas, TX, USA, 27–31 March 2021; pp. 1541–7026. [Google Scholar] [CrossRef]
- Han, J.W.; Kim, J.; Beery, D.; Bozdag, K.D.; Cuevas, P.; Levi, A.; Tain, I.; Tran, K.; Walker, A.J.; Arreghini, A. Surround gate transistor with epitaxially grown Si pillar and simulation study on soft error and row-hammer tolerance for DRAM. IEEE Trans. Electron. Devices 2021, 68, 529–534. [Google Scholar] [CrossRef]
- Cho, Y.; Hwang, Y.; Kim, H.; Lee, E.; Hong, S.; Chung, H.; Kim, D.; Kim, J.; Oh, Y.; Hong, H.; et al. Novel Deep Trench Buried-Body-Contact (DBBC) of 4F2 cell for sub 30nm DRAM technology. In Proceedings of the European Solid-State Device Research Conference (ESSDERC), Bordeaux, France, 17–21 September 2012; pp. 193–196. [Google Scholar] [CrossRef]
- Lee, W.; Choi, W.Y. A Novel Capacitorless 1T DRAM Cell for Data Retention Time Improvement. IEEE Trans. Nanotechnol. 2011, 10, 462–466. [Google Scholar] [CrossRef]
- Ansari, M.H.R.; Cho, S. Performance Improvement of 1T DRAM by Raised Source and Drain Engineering. IEEE Trans. Electron. Devices 2021, 68, 1577–1584. [Google Scholar] [CrossRef]
Parameter | Value |
---|---|
Hole CD | 50 nm |
N-type S/D Doping | 1 × 1020 cm−3 |
CH P-type Doping | 1 × 1018 cm−3 |
Lpl | 120 nm |
Lwl | 30 nm |
Embedded Oxide Thickness | 3 nm |
Polysilicon Channel Thickness | 5 nm |
Publisher’s Note: MDPI stays neutral with regard to jurisdictional claims in published maps and institutional affiliations. |
© 2022 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https://creativecommons.org/licenses/by/4.0/).
Share and Cite
Zhao, D.; Xia, Z.; Yang, T.; Yang, Y.; Zhou, W.; Huo, Z. A Novel Capacitorless 1T DRAM with Embedded Oxide Layer. Micromachines 2022, 13, 1772. https://doi.org/10.3390/mi13101772
Zhao D, Xia Z, Yang T, Yang Y, Zhou W, Huo Z. A Novel Capacitorless 1T DRAM with Embedded Oxide Layer. Micromachines. 2022; 13(10):1772. https://doi.org/10.3390/mi13101772
Chicago/Turabian StyleZhao, Dongxue, Zhiliang Xia, Tao Yang, Yuancheng Yang, Wenxi Zhou, and Zongliang Huo. 2022. "A Novel Capacitorless 1T DRAM with Embedded Oxide Layer" Micromachines 13, no. 10: 1772. https://doi.org/10.3390/mi13101772
APA StyleZhao, D., Xia, Z., Yang, T., Yang, Y., Zhou, W., & Huo, Z. (2022). A Novel Capacitorless 1T DRAM with Embedded Oxide Layer. Micromachines, 13(10), 1772. https://doi.org/10.3390/mi13101772