A 12-bit 40-MS/s SAR ADC with Calibration-Less Switched Capacitive Reference Driver
Abstract
:1. Introduction
2. Proposed Switched Capacitive Reference Driver
2.1. Signal-Dependent Error of a CRD
2.2. Proposed SCRD
2.3. Performance Analysis according to a RSC and CREF
2.4. Supply-Noise Immunity of the Proposed SCRD
2.5. Voltage Mismatch between Two Reference Voltages
3. Circuit Implementation
3.1. Dynamic Comparator and Capacitor Switching Scheme
3.2. SAR Logic
3.3. Layout of the CDAC and CRD
3.4. CDAC Drivers
4. Measurement Results
5. Conclusions
Author Contributions
Funding
Conflicts of Interest
References
- Lu, T.C.; Van, L.D.; Lin, C.S.; Huang, C.M. A 0.5 V 1 KS/s 2.5 nW 8.52-ENOB 6.8 fJ/conversion-step SAR ADC for biomedical applications. In Proceedings of the IEEE Custom Integrated Circuits Conference (CICC), San Jose, CA, USA, 19–21 September 2011; pp. 1–4. [Google Scholar]
- Chen, Y.J.; Chang, K.H.; Hsieh, C.C. A 2.02-5.16 fJ/conversion step 10 bit hybrid coarse-fine SAR ADC with time-domain quantizer in 90 nm CMOS. IEEE J. Solid State Circuits 2016, 51, 357–364. [Google Scholar]
- Frans, Y.; Shin, J.; Zhou, L.; Upadhyaya, P.; Im, J.; Kireev, V.; Elzeftawi, M.; Hedayati, H.; Pham, T.; Asuncion, S. 56-Gb/s PAM4 wireline transceiver using a 32-way time-interleaved SAR ADC in 16-nm FinFET. IEEE J. Solid State Circuits 2017, 52, 1101–1110. [Google Scholar] [CrossRef]
- Kundu, S.; Alpman, E.; Lu, J.H.L.; Lakdawala, H.; Paramesh, J.; Jung, B.; Zur, S.; Gordon, E. A 1.2 V 2.64 GS/s 8 bit 39 mW skew-tolerant time-interleaved SAR ADC in 40 nm digital LP CMOS for 60 GHz WLAN. IEEE Trans. Circuits Syst. I Regul. Pap. 2015, 62, 1929–1939. [Google Scholar] [CrossRef]
- Xu, H.; Huang, H.; Cai, Y.; Du, L.; Zhou, Y.; Xu, B.; Gong, D.; Ye, J.; Chiu, Y. A 78.5-dB SNDR radiation-and metastability-tolerant two-step split SAR ADC operating up to 75 MS/s with 24.9-mW power consumption in 65-nm CMOS. IEEE J. Solid State Circuits 2018, 54, 441–451. [Google Scholar] [CrossRef]
- Inerfield, M.; Kamath, A.; Su, F.; Hu, J.; Yu, X.; Fong, V.; Alnaggar, O.; Lin, F.; Kwan, T. An 11.5-enob 100-ms/s 8mw dual-reference sar adc in 28 nm cmos. In Proceedings of the IEEE Symposium on VLSI Circuits Digest of Technical Papers, Honolulu, HI, USA, 10–13 June 2014; pp. 1–2. [Google Scholar]
- Shen, Y.; Tang, X.; Shen, L.; Zhao, W.; Xin, X.; Liu, S.; Zhu, Z.; Sathe, V.S.; Sun, N. A 10-bit 120-MS/s SAR ADC with reference ripple cancellation technique. IEEE J. Solid State Circuits 2019, 55, 680–692. [Google Scholar] [CrossRef]
- Huang, G.Y.; Chang, S.J.; Liu, C.C.; Lin, Y.Z. A 1-µW 10-bit 200-kS/s SAR ADC with a bypass window for biomedical applications. IEEE J. Solid State Circuits 2012, 47, 2783–2795. [Google Scholar] [CrossRef]
- Harpe, P.; Cantatore, E.; van Roermund, A. A 10b/12b 40 kS/s SAR ADC with data-driven noise reduction achieving up to 10.1 b ENOB at 2.2 fJ/conversion-step. IEEE J. Solid State Circuits 2013, 48, 3011–3018. [Google Scholar] [CrossRef]
- Liu, C.C.; Chang, S.J.; Huang, G.Y.; Lin, Y.Z. A 10-bit 50-MS/s SAR ADC with a monotonic capacitor switching procedure. IEEE J. Solid State Circuits 2010, 45, 731–740. [Google Scholar] [CrossRef]
- Zhu, Z.; Xiao, Y.; Song, X. V CM-based monotonic capacitor switching scheme for SAR ADC. Electron. Lett. 2013, 49, 327–329. [Google Scholar] [CrossRef]
- Hariprasath, V.; Guerber, J.; Lee, S.H.; Moon, U.K. Merged capacitor switching based SAR ADC with highest switching energy-efficiency. Electron. Lett. 2010, 46, 620–621. [Google Scholar] [CrossRef] [Green Version]
- Osipov, D.; Paul, S. Two advanced energy-back SAR ADC architectures with 99.21 and 99.37% reduction in switching energy. Analog. Integr. Circuits Signal. Process. 2016, 87, 81–91. [Google Scholar] [CrossRef]
- Sanyal, A.; Sun, N. SAR ADC architecture with 98% reduction in switching energy over conventional scheme. Electron. Lett. 2013, 49, 248–250. [Google Scholar] [CrossRef] [Green Version]
- Kapusta, R.; Shen, J.; Decker, S.; Li, H.; Ibaragi, E.; Zhu, H. A 14b 80 ms/s sar adc with 73.6 db sndr in 65 nm cmos. IEEE J. Solid State Circuits 2013, 48, 3059–3066. [Google Scholar] [CrossRef]
- Martens, E.; Hershberg, B.; Craninckx, J. A 69-dB SNDR 300-MS/s two-time interleaved pipelined SAR ADC in 16-nm CMOS FinFET with capacitive reference stabilization. IEEE J. Solid State Circuits 2018, 53, 1161–1171. [Google Scholar] [CrossRef]
- Shen, J.; Shikata, A.; Fernando, L.D.; Guthrie, N.; Chen, B.; Maddox, M.; Mascarenhas, N.; Kapusta, R.; Coln, M.C.W. A 16-bit 16-MS/s SAR ADC with on-chip calibration in 55-nm CMOS. IEEE J. Solid State Circuits 2018, 53, 1149–1160. [Google Scholar] [CrossRef]
- Liu, M.; van Roermund, A.H.; Harpe, P. A 10-b 20-MS/s SAR ADC with DAC-compensated discrete-time reference driver. IEEE J. Solid State Circuits 2018, 54, 417–427. [Google Scholar] [CrossRef]
- Huang, G.Y.; Chang, S.J.; Liu, C.C.; Lin, Y.Z. 10-bit 30-MS/s SAR ADC using a switchback switching method. IEEE Tran. Very Large Scale Integr. (VLSI) Syst. 2012, 21, 584–588. [Google Scholar] [CrossRef]
- Li, C.; Chan, C.H.; Zhu, Y.; Martins, R.P. Analysis of reference error in high-speed SAR ADCs with capacitive DAC. IEEE Trans. Circuits Syst. I Regul. Pap. 2018, 66, 82–93. [Google Scholar] [CrossRef]
- Liu, W.; Huang, P.; Chiu, Y. A 12-bit, 45-MS/s, 3-mW redundant successive-approximation-register analog-to-digital converter with digital calibration. IEEE J. Solid State Circuits 2011, 46, 2661–2672. [Google Scholar] [CrossRef]
- Jeon, H.; Kim, Y.B. A novel low-power, low-offset, and high-speed CMOS dynamic latched comparator. Analog. Integr. Circuits Signal Process. 2012, 70, 337–346. [Google Scholar] [CrossRef]
- Hu, Y.S.; Shih, C.H.; Tai, H.Y.; Chen, H.W.; Chen, H.S. A 0.6 V 6.4 fJ/conversion-step 10-bit 150 MS/s subranging SAR ADC in 40 nm CMOS. In Proceedings of the IEEE Asian Solid-State Circuits Conference (A-SSCC), KaoHsiung, Taiwan, 10–12 November 2014; pp. 81–84. [Google Scholar]
- Chan, C.H.; Zhu, Y.; Li, C.; Zhang, W.H.; Ho, I.M.; Wei, L.; Seng-Pan, U.; Martins, R.P. 60-dB SNDR 100-MS/s SAR ADCs with threshold reconfigurable reference error calibration. IEEE J. Solid State Circuits 2017, 52, 2576–2588. [Google Scholar] [CrossRef]
- Li, D.; Zhu, Z.; Ding, R.; Yang, Y. A 1.4-mW 10-bit 150-MS/s SAR ADC with nonbinary split capacitive DAC in 65-nm CMOS. IEEE Trans. Circuits Syst. II Express Briefs 2017, 65, 1524–1528. [Google Scholar] [CrossRef]
- Zhu, Y.; Chan, C.H.; Chio, U.F.; Sin, S.W.; Seng-Pan, U.; Martins, R.P.; Maloberti, F. A 10-bit 100-MS/s reference-free SAR ADC in 90 nm CMOS. IEEE J. Solid State Circuits 2010, 45, 1111–1121. [Google Scholar] [CrossRef]
RSC | Average Energy (CVREF2) | Maximum Energy (CVREF2) |
---|---|---|
1 (CRD only) | 511.5 (100%) | 682.1665 (100%) |
2 | 511.5 (100%) | 682.1665 (100%) |
3 | 511.5 (100%) | 682.1665 (100%) |
4 | 255.5 (49.95%) | 425.9165 (62.44%) |
5 | 127.5 (24.93%) | 233.7915 (34.27%) |
6 | 63.5 (12.41%) | 121.729 (17.84%) |
7 | 31.5 (6.16%) | 61.6978 (9.04%) |
8 | 15.5 (3.03%) | 30.6821 (4.5%) |
9 | 7.5 (1.47%) | 14.9243 (2.19%) |
10 | 3.5 (0.68%) | 6.9829 (1.02%) |
11 | 1.5 (0.29%) | 2.9966 (0.44%) |
12 | 0.5 (0.1%) | 0.9995 (0.15%) |
Supply only | 0 (0%) | 0 (0%) |
Reference | This Work | [15] | [16] | [17] | [18] | [26] | [5] | [6] |
---|---|---|---|---|---|---|---|---|
Technology (nm) | 65 | 65 | 16 | 55 | 65 | 90 | 65 | 28 |
Resolution (bit) | 12 | 14 | 12 | 16 | 10 | 10 | 14 | 15 |
Supply Voltage (V) | 1.2 | 1.2 | 0.8 | 1.2 | 0.8 | 1.2 | 1.2 | 1 |
Sampling Rate (MS/s) | 40 | 80 | 303 | 16 | 20 | 100 | 75 | 100 |
ENOBNyquist (bit) | 10.46 | 11.55 | 10.33 | 12.66 | 9.14 | 8.6 | 11.46 | 10.85 |
Peak SFDR | 81.6 | 88.6 | 83.8 | 97.5 | 72.4 | 71 | 103.1 | 89.22 |
Reference driver power (μW) | 7.4 | 4000 | 180 | N/m | 17 | - | 7330 | 3200 |
ADC Power (mW) | 1.1 | 31.1 | 3.6 | 16.3 | 0.133 | 3 | 17.57 | 4.8 |
Reference driving method | CREF | CREF | CREF | CREF | CREF | Supply | Buffer | Buffer |
CSAMPLE (pF) | 0.85 | 4.1 | 4.2 | 1.14 | 1 | 2.75 | N/m | 1.25 |
CREF (pF) | 110 | 160 | 50 | 11.4 | 20 | - | - | - |
Bit weight calibration | No | Yes | Yes | Yes | No | No | Yes | No |
Compensation using an auxiliary CDAC | No | No | Yes | No | Yes | No | - | - |
Reference driver included in area? | Yes | Yes | Yes | N/m | Yes | - | Yes | Yes |
reference driver area (mm2) | N/A | N/A | 0.043 | - | 0.007 | - | N/m | N/m |
ADC area (mm2) | 0.0448 | 0.55 | 0.27 | 0.55 | 0.074 | 0.18 | 0.342 | 0.1 |
FOM (fJ/conversion step) | 19.59 | 146.3 | 9.2 | 156.9 | 13.3 | 77 | 117.2 | 43.2 |
Publisher’s Note: MDPI stays neutral with regard to jurisdictional claims in published maps and institutional affiliations. |
© 2020 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (http://creativecommons.org/licenses/by/4.0/).
Share and Cite
Ju, H.; Lee, S.; Lee, M. A 12-bit 40-MS/s SAR ADC with Calibration-Less Switched Capacitive Reference Driver. Electronics 2020, 9, 1854. https://doi.org/10.3390/electronics9111854
Ju H, Lee S, Lee M. A 12-bit 40-MS/s SAR ADC with Calibration-Less Switched Capacitive Reference Driver. Electronics. 2020; 9(11):1854. https://doi.org/10.3390/electronics9111854
Chicago/Turabian StyleJu, Hyungyu, Sewon Lee, and Minjae Lee. 2020. "A 12-bit 40-MS/s SAR ADC with Calibration-Less Switched Capacitive Reference Driver" Electronics 9, no. 11: 1854. https://doi.org/10.3390/electronics9111854
APA StyleJu, H., Lee, S., & Lee, M. (2020). A 12-bit 40-MS/s SAR ADC with Calibration-Less Switched Capacitive Reference Driver. Electronics, 9(11), 1854. https://doi.org/10.3390/electronics9111854