System-Level Implementation of a Parallel-Path Hybrid Switched-Capacitor Amplifier with an Embedded Successive Approximation Register for IoT Applications
Abstract
:1. Introduction
2. Theory of Operation
3. System-Level Implementation of the Proposed PPH Amplifier
3.1. Switching Path
3.2. Embedded Asynchronous Assisted SAR Path
4. Results and Discussions
5. Conclusions
Author Contributions
Funding
Data Availability Statement
Acknowledgments
Conflicts of Interest
Abbreviations
References
- Park, J.-E.; Hwang, Y.-H.; Jeong, D.-K. A 0.4-to-1 V Voltage Scalable ΔΣ ADC With Two-Step Hybrid Integrator for IoT Sensor Applications in 65-nm LP CMOS. IEEE Trans. Circuits Syst. II Express Briefs 2017, 64, 1417–1421. [Google Scholar]
- Hwang, Y.; Song, Y.; Park, J.; Jeong, D. A 0.6-to-1V 10k-to-100kHz BW 11.7b-ENOB Noise-Shaping SAR ADC for IoT sensor applications in 28-nm CMOS. In Proceedings of the IEEE Asian Solid-State Circuits Conference (A-SSCC), Tainan, Taiwan, 5–7 November 2018. [Google Scholar]
- An, K.-C.; Narasimman, N.; Kim, T.T.-H. A 0.6-to-1.2 V Scaling Friendly Discrete-Time OTA-Free ΔΣ-ADC for IoT Applications. In Proceedings of the IEEE European Solid State Circuits Conference (ESSCIRC), Grenoble, France, 13–22 September 2021. [Google Scholar]
- Jiang, W.; Zhu, Y.; Zhang, M.; Chan, C.; Martins, R.P. A Temperature-Stabilized Single-Channel 1-GS/s 60-dB SNDR SAR Assisted Pipelined ADC With Dynamic Gm-R-Based Amplifier. IEEE J. Solid-State Circuits 2020, 55, 322–332. [Google Scholar] [CrossRef]
- Brooks, L.; Lee, H.-S. A 12b 50 MS/s fully differential zero-crossing based ADC without CMFB. In Proceedings of the 2009 IEEE International Solid-State Circuits Conference—Digest of Technical Papers, San Francisco, CA, USA, 8–12 February 2009. [Google Scholar]
- Min, D.-J.; Shim, J.H. A Charge-Sharing-Based Two-Phase Charging Scheme for Zero-Crossing-Based Integrator Circuits. Electronics 2019, 8, 821. [Google Scholar] [CrossRef]
- Brooks, L.; Lee, H.-S. A 12b, 50 MS/s, fully differential zero-crossing based pipelined ADC. IEEE J. Solid-State Circuits 2009, 44, 3329–3343. [Google Scholar] [CrossRef]
- Chang, D.Y.; Munoz, C.; Daly, D.; Shin, S.K.; Guay, K.; Thurston, T.; Lee, H.S.; Gulati, K.; Straayer, M. A 21 mW 15b 48 MS/s zero-crossing pipeline ADC in 0.13μm CMOS with 74dB SNDR. In Proceedings of the 2014 IEEE International Solid-State Circuits Conference Digest of Technical Papers (ISSCC), San Francisco, CA, USA, 9–13 February 2014. [Google Scholar]
- Gregoire, B.R.; Moon, U.-K. An over-60dB true rail-to-rail performance using correlated level shifting and an opamp with 30dB loop gain. In Proceedings of the IEEE International Solid-State Circuits Conference (ISSCC), San Francisco, CA, USA, 3–7 February 2008. [Google Scholar]
- Meng, L.; Chen, J.; Zhao, M.; Tan, Z. An 18.2μW 101.1dB DR Fully-Dynamic ΔΣ ADC with Partially-Feedback Noise-Shaping Quantizer and CLS-Embedded Two-Stage FIAs. In Proceedings of the IEEE European Solid State Circuits Conference (ESSCIRC), Lisbon, Portugal, 11–14 September 2023. [Google Scholar]
- Yoshioka, K.; Sugimoto, T.; Waki, N.; Kim, S.; Kurose, D.; Ishii, H.; Furuta, M.; Sai, A.; Ishikuro, H.; Itakura, T. Digital Amplifier: A Power-Efficient and Process-Scaling Amplifier for Switched Capacitor Circuits. IEEE Trans. Very Large Scale Integr. (VLSI) Syst. 2019, 27, 2575–2586. [Google Scholar] [CrossRef]
- Beloso-Legarra, J.; de la Cruz-Blas, C.A.; Lopez-Martin, A.J.; Ramirez-Angulo, J. Gain-boosted super class AB OTAs based on nested local feedback. IEEE Trans. Circuits Syst. I 2021, 68, 3562–3573. [Google Scholar] [CrossRef]
- Naderi, M.H.; Prakash, S.; Silva-Martinez, J. Operational Transconductance Amplifier With Class-B Slew-Rate Boosting for Fast High-Performance Switched-Capacitor Circuits. IEEE Trans. Circuits Syst. I 2018, 65, 3769–3779. [Google Scholar] [CrossRef]
- Hershberg, B.; Weaver, S.; Sobue, K.; Takeuchi, S.; Hamashita, K.; Moon, U.K. Ring amplifiers for switched capacitor circuits. IEEE J. Solid-State Circuits 2012, 47, 2928–2942. [Google Scholar] [CrossRef]
- Lim, Y.; Flynn, M.P. A 1 mW 71.5 dB SNDR 50 MS/s 13 bit fully differential ring amplifier based SAR-assisted pipeline ADC. IEEE J. Solid-State Circuits 2015, 50, 2901–2911. [Google Scholar] [CrossRef]
- Lewis, S.H.; Fetterman, H.S.; Gross, G.F.; Ramachandran, R.; Viswanathan, T.R. 10b 20Msample/s analog-to-digital converter. IEEE J. Solid State Circuits 1992, 27, 351–358. [Google Scholar] [CrossRef]
- Razavi, B. Design of Integrated Circuits for Optical Communications; Wiley: Hoboken, NJ, USA, 2012. [Google Scholar]
- Thandri, B.K.; Silva-Martinez, J. A robust feedforward compensation scheme for multistage operational transconductance amplifiers with no Miller capacitors. IEEE J. Solid-State Circuits 2003, 38, 237–243. [Google Scholar] [CrossRef]
Disclaimer/Publisher’s Note: The statements, opinions and data contained in all publications are solely those of the individual author(s) and contributor(s) and not of MDPI and/or the editor(s). MDPI and/or the editor(s) disclaim responsibility for any injury to people or property resulting from any ideas, methods, instructions or products referred to in the content. |
© 2024 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https://creativecommons.org/licenses/by/4.0/).
Share and Cite
Bagheri Asli, J.; Saberkari, A.; Alvandpour, A. System-Level Implementation of a Parallel-Path Hybrid Switched-Capacitor Amplifier with an Embedded Successive Approximation Register for IoT Applications. Electronics 2024, 13, 3447. https://doi.org/10.3390/electronics13173447
Bagheri Asli J, Saberkari A, Alvandpour A. System-Level Implementation of a Parallel-Path Hybrid Switched-Capacitor Amplifier with an Embedded Successive Approximation Register for IoT Applications. Electronics. 2024; 13(17):3447. https://doi.org/10.3390/electronics13173447
Chicago/Turabian StyleBagheri Asli, Javad, Alireza Saberkari, and Atila Alvandpour. 2024. "System-Level Implementation of a Parallel-Path Hybrid Switched-Capacitor Amplifier with an Embedded Successive Approximation Register for IoT Applications" Electronics 13, no. 17: 3447. https://doi.org/10.3390/electronics13173447
APA StyleBagheri Asli, J., Saberkari, A., & Alvandpour, A. (2024). System-Level Implementation of a Parallel-Path Hybrid Switched-Capacitor Amplifier with an Embedded Successive Approximation Register for IoT Applications. Electronics, 13(17), 3447. https://doi.org/10.3390/electronics13173447