Next Article in Journal
Model of Optimization of Wind Energy Production in the Light of Legal Changes in Poland
Previous Article in Journal
Big Data for Energy Management and Energy-Efficient Buildings
 
 
Font Type:
Arial Georgia Verdana
Font Size:
Aa Aa Aa
Line Spacing:
Column Width:
Background:
Article

Realization of a Generalized Switched-Capacitor Multilevel Inverter Topology with Less Switch Requirement

1
Department of Electrical Engineering, ZHCET, Aligarh Muslim University, Aligarh, Uttar Pradesh 202002, India
2
Advanced Power and Energy Center, Department of Electrical and Computer Engineering, Khalifa University, Abu Dhabi 127788, UAE
*
Author to whom correspondence should be addressed.
Energies 2020, 13(7), 1556; https://doi.org/10.3390/en13071556
Submission received: 28 January 2020 / Revised: 2 March 2020 / Accepted: 10 March 2020 / Published: 27 March 2020
(This article belongs to the Section F: Electrical Engineering)

Abstract

:
Conventional multilevel inverter topologies like neutral point clamped (NPC), flying capacitor (FC), and cascade H bridge (CHB) are employed in the industry but require a large number of switches and passive and active components for the generation of a higher number of voltage levels. Consequently, the cost and complexity of the inverter increases. In this work, the basic unit of a switched capacitor topology was generalized utilizing a cascaded H-bridge structure for realizing a switched-capacitor multilevel inverter (SCMLI). The proposed generalized MLI can generate a significant number of output voltage levels with a lower number of components. The operation of symmetric and asymmetric configurations was shown with 13 and 31 level output voltage generation, respectively. Self-capacitor voltage balancing and boosting capability are the key features of the proposed SCMLI structure. The nearest level control modulation scheme was employed for controlling and regulating the output voltage. Based on the longest discharging time, the optimum value of capacitance was also calculated. A generalized formula for the generation of higher voltage levels was also derived. The proposed model was simulated in the MATLAB®/Simulink 2016a environment. Simulation results were validated with the hardware implementation.

1. Introduction

Conversion of power from DC to AC or AC to DC is a key technology involved in the generation, transmission, distribution, and utilization of electrical energy. With the advent of fast and high rating power electronics devices, digital controllers, and sensors the power converter industry is seeing a revolution. Inverters form the backbone of drives and grid integration applications. They can be classified based on the nature of the output waveform, such as square wave inverter, quasi square wave inverter, two-level pulse width modulated inverters, and multilevel inverter [1,2]. Although the realization of conventional two-level inverters is simple, it has many shortcomings. High total harmonic distortion (THD) with the requirement of higher blocking voltage rating devices and the better design of filters for improving the power quality restrict their application to a small power range. To overcome the shortcomings of the conventional two-level inverter, a multilevel inverter was proposed [3,4,5]. Multilevel inverters are composed of semiconductor switches and DC power supplies/capacitive voltage sources. A multiple-step voltage waveform with variable and controllable frequency, phase, and amplitude are obtained by suitable connection and control of the switches using a modulation scheme [6]. Because of the inherent superior harmonic profile and less voltage stress across switches, MLI has replaced a two-level counterpart for high power applications. MLIs find wide usage in motor drive applications [7]. Neutral point clamped (NPC), flying capacitor (FC), and cascade H bridge (CHB) are the conventional MLI topologies. Separate DC voltage sources are required for the generation of multistep voltage in a CHB. CHB has a modular structure and can be more easily extended to achieve higher voltage levels. FC requires a complex control mechanism to ensure that the voltage across the capacitor is maintained constant. Therefore, conventional MLI is not suitable for voltage levels beyond five [8]. A large number of modified/hybrid conventional topologies that were proposed required a large number of power semiconductor switches for the generation of higher voltage levels [9]. Each switch requires a separate driver circuit and heat sink. Consequently, size and complexity increase. To avoid these issues, authors in [10,11,12,13,14] presented reduced device count topologies of MLI. Although a higher number of voltage levels are generated with a smaller number of device counts, they do not possess the voltage boosting capability. This boosting feature is available in the switched capacitor multilevel inverter (SCMLI) in which the capacitor acts as a voltage source, which was introduced by authors of [15] in 1998. They obtained a 31-level output voltage with the help of two sub-circuits. Each sub-circuit contained 15 basic cells. One basic cell consisted of two diodes, two MOSFETs, and one capacitor. The topology requires a complex control algorithm for balancing the capacitor voltage. Authors of [16,17] introduced reduced device count MLI topologies having a capacitor, but the capacitor voltage balancing issue remained. This problem was overcome by adding an auxiliary circuit reported in [18,19]. However, it increased the overall cost and complexity of the system. In [20], authors developed a novel switched capacitor-multilevel inverter known as a Marx inverter. It is capable of synthesizing the different output voltage levels and also maintaining the capacitor voltage at the desired level. Seven level output voltage is obtained with the help of ten switches. By cascading SC cells (consist of switches and capacitors), higher voltage levels can be achieved. In [21] authors proposed a new basic unit having two switches, one diode, and one capacitor. The topology has self-boosting capability without any transformer. Seventeen and twenty-five level output voltage with experimental results were reported. Since the boosting factor of this basic unit is two times of DC supply voltage, therefore for the generation of a higher number of voltage levels, cascading of basic units is needed. However, the cascading will increase the complexity and total standing voltage (TSV) of the circuit. Authors in [22] presented a switched capacitor multilevel inverter; this circuit can generate higher number of voltage levels with fewer switches in asymmetric configuration, but the TSV of the structure is significant. By the simultaneous charging and discharging of capacitors, authors in [23] obtained multilevel output voltage. However, it requires a large number of bidirectional switches and it also increases the TSV of the circuit significantly. In [24], authors introduced a novel structure of the switched-capacitor multilevel inverter. Its basic unit generates nine level output voltage with the help of ten switches, two capacitors, one diode, and one DC supply. The extended structure of this switch capacitor multilevel inverter was also discussed for symmetric and asymmetric DC supply configurations. However, the structure again suffers from a high TSV level for a higher voltage level. Authors in [25] proposed a new basic unit cell where the boosting factor is three times the DC supply voltage with the help of five semiconductor switches, two capacitors, and one diode. The structure promises to be a competitive topology for SCMLI.
In this paper, a generalized topology taking the basic unit of [25] is proposed. The paper is organized into eight sections. In Section 1, the working of the basic unit is explained. Section 2 deals with a symmetric DC supply configuration and its modes of operation. Further, in Section 3, Section 4 and Section 5, an asymmetric DC supply configuration, selection procedure of capacitance, and an extension of the proposed topology are discussed, while Section 6 deals with comparative analysis of the proposed generalized scheme. Section 7 presents simulation and hardware results, and the paper is concluded in Section 8. The nearest level control modulation scheme (NLC), which comes under the fundamental switching frequency scheme [26], is employed for controlling the switches.

2. Basic Unit

The basic unit cell of the switched-capacitor multilevel inverter is shown in Figure 1. It is comprised of one voltage source, one diode, two capacitors, and five IGBT (Insulated-gate bipolar transistor) semiconductor switching devices. A DC voltage supply is connected between capacitor legs L1 and L2. Switches ( S 1 , S 2 ) in capacitor leg L1 and ( S 3 ,   S 4 ) in capacitor leg L2 are complementary to each other. Charging leg CH1 is realized by a power switch along with a power diode. This leg starts conducting when capacitor C 1 or C 2 is charging. Table 1 shows the switching scheme of the basic unit; 1 stands for the switch-on condition, and 0 stands for the switch-off condition. D, C, and NC stand for discharging, charging, and not connected states of capacitors, respectively.
The basic unit acts as a boost converter that can generate V, 2V, and 3V voltage levels, which is shown with the help of Figure 2. The output voltage is taken between points A and N. The conducting path for each level generation is indicated by red color. For obtaining +V voltage between the point A and N, switch S2 and S4 are in the on condition, and capacitors C1 and C2 both are not connected, i.e., both the capacitors are neither in the charging nor in the discharging state. Figure 2 shows an equivalent circuit diagram of this voltage level generation. There are two ways for generating the +2V voltage level at the output between A and N, as shown in Table 1.
As shown in Figure 2b, it is necessary that capacitor C2 is charged up to DC source voltage. Therefore, by closing the switches S2 and S3, capacitor C2 discharges and is connected in series with the supply voltage to produce a 2 V voltage level. Simultaneously, capacitors C1 is charged up to supply voltage V by providing a path from S2, SCH1, and S3. Further, as shown in Figure 2c, by switching ON of S1 and S4, capacitor C1 discharges and is connected in series with the supply voltage. At the same time, with the help of switch SCH1, S1, S4, and the power diode, capacitor C2 charges up to the supply voltage. It is to be noted that the charging leg comes into the picture when either capacitor C1 or C2 is in the charging state. For the sake of better understanding, charging states of capacitors are represented by a blue color. For generating +3 V at the output switch, pair S1, S3 is in the ON condition, and both the capacitors discharge and are connected in series with the supply voltage, as shown in Figure 2d.

3. Symmetric Configuration

3.1. Circuit Diagram

Figure 3 shows the circuit diagram of 13 level SCMLI. The switching table of this configuration is given by Table 2. It consists of two H-bridges and two basic units. For each basic unit, a DC voltage supply of equal rating is used. The two H-bridges are cascaded with the load. IGBT acts as a switch for this circuit. Each capacitor of the basic unit is charged up to the DC supply voltage. Since each basic unit generates three voltage levels, therefore 13 level output voltage can be achieved by this configuration.

3.2. Modes of Operation

There are 13 modes of operation related to this configuration arrangement. The positive modes (including 0V) are described here with reference to Figure 4.
  • Mode 0
As shown in Figure 4a, the amplitude of the output voltage across the load is zero. It can be achieved by switching ON T1, T3, T5, and T7. Switches S2, S4, S6, and S8 are also ON, but these switches do not play any role in generating the zero voltage level at the output
  • Mode 1
In this mode, the amplitude of the output voltage across the load is equal to V. This voltage level is produced by switching ON the transistors S2, S4, T2, T4, S6, S8, T6, and T8, as shown in Figure 4b
  • Mode 2
In this mode, the voltage developed across the output is 2V. Here, each basic unit (upper and the lower) generate V voltage levels. This is shown in Figure 4c. Switches S2, S4, S6, S8, T1, T4, T5, and T8 are ON for the generation of this voltage level
  • Mode 3
In this mode, the voltage developed across the output is 3V.
The upper basic unit generates a 2V voltage level, while the lower basic unit produces the V voltage level. This is to be obtained by switching on the transistor S2, S3, S6, S8, T1, T4, T5, and T8. Capacitor C1 is in charge up to the V voltage level, which is indicated by blue color. Figure 4d shows the circuit arrangement for the generation of this voltage level.
  • Mode 4
In this mode, the voltage developed across the output is 4V. Both the basic units generate 2V. Capacitor C2 and C3 are charging while C1 and C2 are discharging. Switches S1, S4, S6, S7, T1, T4, T5, and T8 are ON for this sinewave. Figure 4e shows the conduction for the generation of this voltage level.
  • Mode 5
In this mode, the voltage developed across the output is 5V. The contribution of the upper and lower unit is 3V and 2V, respectively. Capacitors C1, C2, and C3 are in the discharging state, while capacitor C4 is in the charge state up to the DC source voltage because it comes in parallel with DC supply voltage. Switches S1, S3, S5, S8, T1, T4, T5, and T8 are ON for this mode, as shown in Figure 4f.
  • Mode 6
In this mode, the voltage developed across the output is 6V. All the capacitors are discharged and connected in series with DC source voltage and the load. Both the units generate 3V, and the output is the summation of these two voltage levels. Switches S1, S3, S5, S7, T1, T4, T5, and T8 are ON for this mode, as shown in Figure 4g.

4. Asymmetric Configuration

In the asymmetric configuration, the voltage of the DC supply in the lower basic unit is four times higher than the upper basic unit, for maximum level generation. The upper basic unit generates V, 2V, and 3V voltage levels, while the lower basic unit generates 4V, 8V, and 12V voltage levels. Maximum voltage stress across each switch in the upper basic unit and H bridge is V and 3V volt, while for the lower basic unit, it is 4V and 12V. Therefore, in the lower basic unit, higher ratings of switches are required.

4.1. Modes of Operation

There are 31 voltage levels, out of which only positive voltage levels are shown in Figure 5. For the generation of V, 2V, and 3V, only switches of the upper basic unit play a role. Table 3 gives information about the generation of the voltage level and conducting states of switches and capacitors for all positive modes. For the generation of a negative voltage level (−V, −2V, etc.) the same switches are ON in both upper and lower basic units, just like the generation of V, 2V, while complementary switches of H bridges are ON. In both symmetric as well as asymmetric configurations, basic units behave as a level generator, while the cascaded H bridge acts as a polarity generator.

4.2. Calculation of Capacitance

This section giVes the procedure for the selection of a suitable Value of capacitance. It is done by eValuating the longest discharging time (LDT) of each capacitor. Based on the switching state, which is shown in Table 3, the longest discharging time for different capacitors is shown in Figure 6.
It is to be noted that during the LDT, the capacitor discharges the maximum amount. The amount of discharging charge depends upon the load current and LDT duration. From Figure 6, it can be concluded that the discharging duration of capacitor C3 is larger as compared to other capacitors. Mathematically, the amount of discharging of the switched capacitor C3 can be expressed by the following equation:
Q C 3 = 2 × t 11 T 4 i o t d t
Similarly, for C1, C2, and C4,
Q C 1 = 2 × t 14 T 4 i 0 t d t
Q C 2 = 2 × t 15 T 4 i 0 t d t
Q C 4 = 2 × t 12 T 4 i 0 t d t
Now the optimum Value of capacitance is expressed by
C o p t Q C 1 o r Q C 2 o r   Q C 3 o r   Q C 4 ρ × V d c
where ρ signifies the ripple in capacitor Voltage from the maximum allowable capacitor Voltage and where Q denotes electric charges.
Now for a resistiVe load condition, the load current during the longest discharging time (LDT) can be expressed by the following equation:
i 0 t = 11 V d c R L   for   t 11 t t 12
For the fundamental switching frequency scheme, the time t 11   can be calculated using the following steps:
Let Δ t be a small Value. By adding and subtracting this small Value of Δ t in t 11 with these two Value, the following are obtained:
V m sin ω t 11 Δ t = 10
  V m sin ω t 11 + Δ t = 11
Adding Equations (7) and (8) and after manipulating by trigonometric identities, we get
2 V m sin ω t 11 = 21
Since the maximum Value of the sine waVe is 1, therefore,
t 11 = sin 1 21 30 2 π f
Using Equations (1), (5), (6) and (10), the optimum Value of capacitance for the resistiVe load can be expressed by the following equation:
C o p t 17.55 2 π × f × ρ × R L
Referring to Equation (11), the optimum Value of the capacitor is inVersely proportional to the load resistance, output frequency, and the percentage of Voltage Ripple. The corresponding Figure 7 shows the Variation of capacitor Value with load resistance for different percentage of Voltage Ripple ( ρ ).
For a resistive-inductiVe load condition, the load current during LDT can be expressed by the following equation:
i 0 t = I 0 m a x sin 2 π f φ
The optimum Value of capacitance for C3 can be calculated by solVing Equation (13) using Equations (1), (10), and (12).
C 3 , o p t 2 I 0 m a x ω ρ V d c cos 0.7753 φ sin φ
Figure 8 is obtained for I 0 m a x = 3 A , V d c = 72 V ,   and f = 50   Hz, which shows the Variation of optimal capacitance for different Values of phase angle (between R and L) φ and the percentage of Voltage Ripple   ρ .
Similarly,
C 1 , o p t 2 I 0 m a x ω ρ V d c cos 1.1197 φ sin φ
C 2 , o p t 2 I 0 m a x ω ρ V d c cos 1.3116 φ sin φ
C 4 , o p t 2 I 0 m a x ω ρ V d c cos 0.8758 φ sin φ

5. Extension of Proposed Scheme

For the generation of the higher number of Voltage leVels with reduce deVice count and for improVing the harmonic profile of multileVel inVerter extension of MLI, a topology is carried out in this section. It is done by adding capacitor legs in each side of the DC source; these legs are called charging legs. Figure 9 shows the structure of the proposed scheme for symmetric configuration up to the m = 4 stage or charging leg. The proposed topology is also applicable to asymmetric configuration. It is to be mentioned that the selection of the DC Voltage source in the lower basic unit cell is dependent on the Voltage leVels generated by the upper basic unit. For example, when charging leg m = 2, the basic unit acts as a Voltage source which generates a 3V Voltage leVel; therefore, with the turning on of switches (S10,2), (S11,2), and (SCH3,2), capacitor C5,2 is charged up to the 3V Voltage leVel. Similarly, capacitor C6,2 is charged up to the 3V Voltage leVel by proViding a current flow path by switching on (S9,2), (S11,2), and (SCH3,2). When both the capacitors are connected in series with the DC source, nine Voltage leVels are obtained across the output. Hence the boosting factor of the basic unit is increasing in the order of 3m. The lower basic unit obtains the same Voltage leVel (9V). Therefore, the Voltage rating of the DC Voltage source of a lower basic unit cell is 10 times larger than the upper unit cell of the Voltage source in case of asymmetric configurations. By connecting the extensiVe structure of an upper basic unit to the point (a2 and a’,2) and a lower unit to (b2 and b’,2), 37 leVel (symmetric) and 199 leVel (asymmetric) output Voltage is obtained across the load. For m = 3, 109 of output Voltage leVel can be obtained by symmetrical configuration. This is possible by connecting the upper basic to the point (a,3 and a’,3) and lower unit to (b,3 and b’,3).
The following equations giVe a generalized formula for both symmetric and asymmetric configuration in terms of charging legs or stages (m). SeVeral diodes, switches, capacitors, and Voltage sources are the same for both the configurations.
Number of leVel (NL) = (4.3m + 1) (for symmetric configuration)
= (3m + (3m + 1)3m) × 2 + 1(asymmetric configuration)
Number of diodes (ND) = 2m
Number of switches (NS = 10m + 8
Number of gate driVers (NG) = 10m + 8
Number of capacitors (NC) = 4m
The current rating of the switches in a multileVel inVerter is equal to the rated load current. HoweVer, this is not true for the Voltage rating of switches; it affects the total cost of the inVerter. Therefore, for eValuating the multileVel inVerter topology from the Viewpoint of blocked Voltage by power switches and the total cost of the system, standing Voltage criteria are defined, which are equal to the sum of all blocked Voltages by power switches in a conVerter. In the symmetric configuration, the total standing Voltage of the basic unit and H bridge is 5V and 12V, respectiVely. This topology consists of two H bridges and basic units. Hence the total standing Voltage of this topology is 34 and 5.66 (in terms of per unit). The following formula giVes the generalized formula for TSV:
TSV = 2 . 5 m = 1 n 3 m 1 +   3 m . 8
TSV   ( pu ) = T S V 4.3 m / 2 )
Similarly, for asymmetric configuration, the generalized formula of TSV is giVen by the following equation:
5 . m = 1 n 3 m 1 + 5 . 3 m + 1 m = 1 n 3 m 1 + 4.3 m + 4.3 m 3 m + 1
TSV   ( pu ) =   T S V   3 m + 3 m 3 m + 1
With the help of Equation (17), the relation between circuit components and the number of leVels can be achieVed.
Since
N L = 4   3 m + 1 ,
N L 1 4 = 3 m
Taking log on both sides,
m = log 3 N L 1 4
Now the no. of capacitors, diodes, and switches can be written as
N c = 4   log 3 N L 1 4
N D = 2   log 3 N L 1 4
N S = 8 + 10   log 3 N L 1 4
Similarly, the relation between circuit components and the number of leVels for asymmetric configuration are giVen by the following equations:
N C = 4   log 3 1 + N L + 1 2
N D = 2   log 3 1 + N L + 1 2
N S = 8 + 10   log 3 1 + N L + 1 2

6. Comparison of Proposed with Other Existing SCMLI Topology

Table 4 shows the comparison of some existing SCMLIs and proposed topology in terms of deVice counts. The proposed topology was better as compared to topology proposed by the authors in [4,5] concerning the number of DC sources. Although authors [6] obtained seVenteen leVels by using 18 switches, they required some bidirectional switches. The topology presented in [7] is comparable with the proposed topology in terms of capacitors, diodes, and TSV for the generation of 13 leVels of the output Voltage, and 37 leVels (when m = 2) of the output Voltage were obtained by extending the structure of the proposed scheme. It exhibited better results in terms of deVice count and TSV as compared to the topology (m = 2) presented in [5]. From Table 5, it can be concluded that the proposed structure with asymmetric DC sources was not significantly beneficial as compared to suggested topologies for producing lower output Voltage leVels. HoweVer, it required a smaller number of deVices for the generation of higher Voltage leVels. A generalized formula for finding the number of switches and capacitors with the number of leVels is shown in Table 6. Here m represents the stage. All the topologies discussed in table are modular in structure. Therefore, extension of these topologies is possible for achieVing a higher number of Voltage leVel. Figure 10 shows the relation between the number of leVels and stages; it can be concluded that the proposed topology (both symmetric and asymmetric) is better than the others. Additionally, fewer capacitors and switches are required for the generation of higher Voltage leVels, as can be seen in Figure 11 and Figure 12. Therefore, the proposed topology is far better than other topologies for the generation of higher Voltage leVels with a smaller number of deVice counts.

7. Simulation and Hardware Results

The proposed topology (symmetric as well as asymmetric configuration) was simulated and hardware results were also presented. For the simulation, MATLAB 2016 was used. A TMS320F28335 digital signal processor was used for the generation of switching pulses for IGBT switches. The driVer circuit was deVeloped using TLP 250. Table 7 shows the parameters used in both simulations as well as in hardware. Figure 13a–h shows the gating signals of switches of the 13 leVel switched capacitor multileVel inVerter. Since switches (T2,T4,T6,T8,S2,S4,S6,S8) are complementary switches to switches (T1,T3,T5,T7,S1,S3,S5,S7), therefore, states of these switches were always opposite to the corresponding complementary switches. Figure 14i, j shows the output Voltage and current of the 13 leVel inVerter for the resistiVe load condition. To represent the output current on the same graph, the amplitude of the current was multiplied by a hundred times of the actual Value of current. The peak Values of Voltage and current were 72 Volts and 0.288 A, respectiVely. Figure 14k–n shows the Voltage across capacitor C1 to C4. The maximum Voltage across each capacitor was 12 Volts, and the Variation in the capacitor Voltage (ripple Voltage) with respect to time was less than 10% obserVed in simulation results. The Voltage stress across each switch of the basic unit was V Volts and across each switch of cascaded H-bridge was 3V Volts. Figure 14o,p shows the Voltages across switches S1 and T1.
Some of the switching pulses (simulation and hardware) of 31 leVel switch capacitor multileVel inVerters are depicted in Figure 15a–d. The peak amplitude of output Voltage of 112.5 Volts was obserVed in simulations, and almost similar results were obtained in hardware, as shown in Figure 15e,f. Voltage stress across capacitor C1 was more as compared to C2 and C3. The simulated capacitor Voltages are shown in Figure 15g, and the experimental result is shown in Figure 15h. Figure 16 indicates the THD in the output Voltage for both symmetric (13 leVels) and asymmetric (31 leVels) SCMLI, namely 6.36% and 2.36% THD in output Voltage in 31 leVels and 31 leVels SCMLI, respectiVely. This THD Value is satisfied with the IEEE-519 2014 THD leVel standard.

8. Conclusions

In this paper, a boost switched-capacitor multileVel inVerter is proposed, which is the combination of a switched-capacitor cell and a cascaded H-bridge module. The capacitor in the switched capacitor cell behaVes as a DC source, and when they are connected in series with the DC source Voltage, the maximum output Voltage leVel is obtained. Using the nearest leVel modulation scheme, 13 leVels of symmetric and 31 leVels of asymmetric or output Voltage were achieVed. Determination of the rating of capacitance in terms of the longest discharging time for R and R-L load were also deriVed. MoreoVer, for achieVing a higher number of Voltage leVels, an extended structure of the proposed scheme was presented. The required number of deVice counts in terms of the number of stages for the higher number of Voltage generation was also deriVed. A comparatiVe analysis with other switched capacitor multileVel inVerters was also presented. Output Voltage THD was also analyzed and it satisfied the IEEE 519-1992 THD standard. Finally, the effectiVeness of the proposed scheme’s seVeral simulation and hardware results was presented.

Author Contributions

A.A. and M.A.: theoretical analysis, simulation and deVelopment of hardware prototype. J.A.: conceptualization and simulation. A.S. and M.Z.: conceptualization and Verification of the experimental results. M.T. and A.R.B.: Verified the mathematical analysis and simulation results and oVerall content of the paper. All authors have read and agreed to the published version of the manuscript.

Funding

This paper is partially funded by the Khalifa UniVersity of Science and Technology under the AdVanced Power and Energy Center (Award No. RC2-2018-06).

Conflicts of Interest

The authors declare no conflict of interest.

References

  1. Gupta, K.K.; Jain, S.; Member, S. A NoVel MultileVel InVerter Based on Switched DC Sources. IEEE Trans. Ind. Electron. 2014, 61, 3269–3278. [Google Scholar] [CrossRef]
  2. Gupta, K.K.; Ranjan, A.; Bhatnagar, P. MultileVel InVerter Topologies with Reduced DeVice Count: A ReView. IEEE Trans. Power Electron. 2015, 31, 135–151. [Google Scholar] [CrossRef]
  3. Fathi, H.; Madadi, H. Enhanced-Boost Z-Source InVerters with Switched Z-Impedance. IEEE Trans. Ind. Electron. 2016, 63, 691–703. [Google Scholar] [CrossRef]
  4. Errabelli, R.R.; Mutschler, P. Fault-tolerant Voltage source inVerter for permanent magnet driVes. IEEE Trans. Power Electron. 2012, 27, 500–508. [Google Scholar] [CrossRef]
  5. Ahmad, A.; Singh, R.K.; Beig, A.R.; Member, S. Switched-Capacitor Based Modified Extended High Gain Switched Boost Z-Source InVerters. IEEE Access 2019, 7, 179918–179928. [Google Scholar] [CrossRef]
  6. Leo, I.; Kouro, S.; Ieee, M. MultileVel ConVerters: An Enabling Technology for High-Power Applications. Proc. IEEE 2009, 97, 1786–1817. [Google Scholar]
  7. DaVis, T.T.; Dey, A. A Hybrid MultileVel InVerter using Single Source Neutral-Point Clamped front end and Cascaded H-bridge with Flying Capacitor based Structures. In Proceedings of the 2016 IEEE International Conference on Power Electronics, DriVes and Energy Systems (PEDES), TriVandrum, India, 14–17 December 2016; pp. 1–6. [Google Scholar]
  8. Saha, D.; Roy, T. A New Symmetrical Three Phase MultileVel InVerter using Switched Capacitor Basic Units for Renewable Energy ConVersion Systems. In Proceedings of the International Conference on Control, Power, Communication and Computing Technologies (ICCPCCT), Kannur, India, 23–24 March 2018; pp. 368–374. [Google Scholar]
  9. Siddique, M.D.; Member, S. Low Switching Frequency Based Asymmetrical MultileVel InVerter Topology With Reduced Switch Count. IEEE Access 2019, 7, 86374–86383. [Google Scholar] [CrossRef]
  10. DriVes, E.; Maather, A.; Electronics, P.; Ouest, N. A NoVel 31-LeVel Packed U Cells ConVerter. In Proceedings of the 2011 International Conference on Power Engineering, Energy and Electrical DriVes, Malaga, Spain, 11–13 May 2011. [Google Scholar] [CrossRef]
  11. Kangarlu, M.F.; Babaei, E. Cross-switched multileVel inVerter: An innoVatiVe topology. IET Power Electron. 2013, 6, 642–651. [Google Scholar] [CrossRef]
  12. Ebrahimi, J.; Member, S.; Babaei, E.; Gharehpetian, G.B.; Member, S. A New MultileVel ConVerter Topology With Reduced Number of Power Electronic Components. IEEE Trans. Ind. Electron. 2012, 59, 655–667. [Google Scholar] [CrossRef]
  13. Najafi, E.; Halim, A.; Yatim, M.; Member, S. Design and Implementation of a New MultileVel InVerter Topology. IEEE Trans. Ind. Electron. 2012, 59, 4148–4154. [Google Scholar] [CrossRef]
  14. Rahim, N.A.; Member, S.; Chaniago, K.; Member, S.; SelVaraj, J. Single-Phase SeVen-LeVel Grid-Connected InVerter for PhotoVoltaic System. IEEE Trans. Ind. Electron. 2011, 58, 2435–2443. [Google Scholar] [CrossRef]
  15. Lee, S.S.; Bak, Y.; Kim, S.M.; Joseph, A.; Lee, K.B. New family of boost switched-capacitor seVen-leVel inVerters (BSC7LI). IEEE Trans. Power Electron. 2019, 34, 10471–10479. [Google Scholar] [CrossRef]
  16. Structure, C.; Samanbakhsh, R.; Taheri, A.; Bahmani, H.; KeshaVarz, A. Reduction of Power Electronic Components in MultileVel ConVerters Using New Switched. IEEE Trans. Ind. Electron. 2016, 63, 7204–7214. [Google Scholar]
  17. Barzegarkhoo, R.; Zamiri, E.; Vosoughi, N.; Kojabadi, H.M.; Chang, L. Cascaded multileVel inVerter using series connection of noVel capacitor-based units with minimum switch count. IET Power Electron. 2016, 9, 2060–2075. [Google Scholar] [CrossRef]
  18. Shukla, A.; Ghosh, A.; Joshi, A. Control of dc capacitor Voltages in diode-clamped multileVel inVerter using bidirectional buck–boost choppers. IET Power Electron. 2012, 5, 1723–1732. [Google Scholar] [CrossRef]
  19. Roshankumar, P.; Kaarthik, R.S.; Gopakumar, K.; Leon, J.I. A SeVenteen-LeVel InVerter formed by Cascading Flying Capacitor and Floating Capacitor H-bridges. IEEE Trans. Power Electron. 2014, 30, 3471–3478. [Google Scholar]
  20. Hinago, Y.; Koizumi, H. A Switched-Capacitor InVerter Using Series / Parallel ConVersion With InductiVe Load. IEEE Trans. Ind. Electron. 2012, 59, 878–887. [Google Scholar] [CrossRef]
  21. Babaei, E.; Gowgani, S.S. Hybrid multileVel inVerter using switched capacitor units. IEEE Trans. Ind. Electron. 2014, 61, 4614–4621. [Google Scholar] [CrossRef]
  22. Barzegarkhoo, R.; Kojabadi, H.M.; Zamiry, E.; Vosooghi, N.; Chang, L. Generalized Structure for a Single Phase Switched- Capacitor MultileVel InVerter Using a New Multiple Dc Link Producer with Reduced Number of Switches. IEEE Trans. Power Electron. 2015, 31, 5604–5617. [Google Scholar] [CrossRef]
  23. TaghVaei, A.; Adabi, J.; Rezanejad, M. Circuit Topology and Operation of a Step-up MultileVel InVerter with a Single DC Source. IEEE Trans. Ind. Electron. 2016, 63, 6643–6652. [Google Scholar] [CrossRef]
  24. Barzegarkhoo, R.; Moradzadeh, M.; Zamiri, E.; Kojabadi, H.M. Transactions on Power Electronics A New Boost Switched-Capacitor MultileVel ConVerter with Reduced Circuit DeVices. IEEE Trans. Ind. Electron. 2017, 33, 6738–6754. [Google Scholar]
  25. Roy, T.; Sadhu, P.K.; Dasgupta, A. Cross-Switched MultileVel InVerter using NoVel Switched Capacitor ConVerters. IEEE Trans. Ind. Electron. 2018. [Google Scholar] [CrossRef]
  26. Meshram, P.M.; Borghate, V.B. A simplified nearest leVel control (NLC) Voltage balancing method for modular multileVel conVerter (MMC). IEEE Trans. Power Electron. 2015, 30, 450–462. [Google Scholar] [CrossRef]
  27. Liu, J.; Cheng, K.W.E.; Member, S.; Ye, Y.A. Cascaded MultileVel InVerter Based on Switched-Capacitor for High-Frequency AC Power Distribution System. IEEE Trans. Power Electron. 2014, 29, 4219–4230. [Google Scholar] [CrossRef]
  28. Zamiri, E.; Vosoughi, N.; Hosseini, S.H.; Barzegarkhoo, R. IEEE Transaction on Industrial Electronics A New Cascaded Switched-Capacitor MultileVel InVerter Based on ImproVed Series-Parallel ConVersion with Less Number of Components. IEEE Trans. Ind. Electron 2016, 63, 3582–3594. [Google Scholar] [CrossRef]
  29. Alishah, R.S.; Hosseini, S.H.; Babaei, E.; Sabahi, M.; Zare, A. A New Extended High Step-Up Structure for MultileVel ConVerter. IET Power Electron. 2016, 9, 1894–1902. [Google Scholar] [CrossRef]
  30. Liu, J.; Zhu, X.; Zeng, J. A SeVen-leVel InVerter with Self-balancing and Low Voltage Stress. IEEE J. Emerg. Sel. Top. Power Electron. 2018. [Google Scholar] [CrossRef]
  31. Hosseini, S.H.; Alishah, R.S.; Gharehkoushan, A.Z. Enhancement of Extracted Maximum Power from Partially Shaded Multi-string PV Panels Using a New Cascaded High Step-Up DC-DC-AC ConVerter. In Proceedings of the 2015 9th International Conference on Electrical and Electronics Engineering (ELECO), Bursa, Turkey, 26–28 NoVember 2015; pp. 644–648. [Google Scholar]
  32. TaghVaie, A.; Adabi, J.; Rezanejad, M. Transactions on Power Electronics: A Self-balanced Step-up MultileVel InVerter based on Switched-Capacitor Structure. IEEE Trans. Power Electron 2017, 33, 199–209. [Google Scholar] [CrossRef]
  33. Chan, M.S.W.; Chau, K.T.; Member, S.A. New Switched-Capacitor Boost-MultileVel InVerter Using Partial Charging. IEEE Trans. Circuits Syst. 2007, 54, 1145–1149. [Google Scholar] [CrossRef] [Green Version]
Figure 1. Basic unit of switched-capacitor multilevel inverter.
Figure 1. Basic unit of switched-capacitor multilevel inverter.
Energies 13 01556 g001
Figure 2. Generation of different voltage levels of the basic unit at VAN. (a) V, (b) 2V (C1 in charging state), (c) 2V (C2 in charging state), (d) 3V (both C1 and C2 in discharging state).
Figure 2. Generation of different voltage levels of the basic unit at VAN. (a) V, (b) 2V (C1 in charging state), (c) 2V (C2 in charging state), (d) 3V (both C1 and C2 in discharging state).
Energies 13 01556 g002
Figure 3. Circuit diagram of proposed extension for 13 level SCMLI.
Figure 3. Circuit diagram of proposed extension for 13 level SCMLI.
Energies 13 01556 g003
Figure 4. Positive modes of 13 level SCMLI (a): Mode 0; (b): Mode 1; (c): Mode 2; (d): Mode 3; (e): Mode 4; (f): Mode 5; (g): Mode 6.
Figure 4. Positive modes of 13 level SCMLI (a): Mode 0; (b): Mode 1; (c): Mode 2; (d): Mode 3; (e): Mode 4; (f): Mode 5; (g): Mode 6.
Energies 13 01556 g004
Figure 5. All positive mode of 31 level SCMLI. (a) Mode 1; (b) Mode 2; (c) Mode 3; (d) Mode 4; (e) Mode 5; (f) Mode 6; (g) Mode 7; (h) Mode 8; (i) Mode 9; (j) Mode 10; (k) Mode 11; (l) Mode 12; (m) Mode 13; (n) Mode 15; (o): Mode 15; (p): Mode 16.
Figure 5. All positive mode of 31 level SCMLI. (a) Mode 1; (b) Mode 2; (c) Mode 3; (d) Mode 4; (e) Mode 5; (f) Mode 6; (g) Mode 7; (h) Mode 8; (i) Mode 9; (j) Mode 10; (k) Mode 11; (l) Mode 12; (m) Mode 13; (n) Mode 15; (o): Mode 15; (p): Mode 16.
Energies 13 01556 g005
Figure 6. Thirty-one leVel output Voltage waVeforms (inVerted negatiVe cycle) with LDT for different capacitors.
Figure 6. Thirty-one leVel output Voltage waVeforms (inVerted negatiVe cycle) with LDT for different capacitors.
Energies 13 01556 g006
Figure 7. Variation of capacitance with resistance for different Value of ripple Voltage of capacitor (a) for C3, (b) for C4, and (c) for C1.
Figure 7. Variation of capacitance with resistance for different Value of ripple Voltage of capacitor (a) for C3, (b) for C4, and (c) for C1.
Energies 13 01556 g007
Figure 8. Variation of capacitance with phase angle for different Values of ripple Voltage of capacitor C3.
Figure 8. Variation of capacitance with phase angle for different Values of ripple Voltage of capacitor C3.
Energies 13 01556 g008
Figure 9. Extension of SCMLI.
Figure 9. Extension of SCMLI.
Energies 13 01556 g009
Figure 10. Variation in number of leVels with number of stages.
Figure 10. Variation in number of leVels with number of stages.
Energies 13 01556 g010
Figure 11. Variation in number of switches with number of leVels.
Figure 11. Variation in number of switches with number of leVels.
Energies 13 01556 g011
Figure 12. Variation in number of capacitors with number of leVels.
Figure 12. Variation in number of capacitors with number of leVels.
Energies 13 01556 g012
Figure 13. Gating signal of 13 leVel SCMLI: (a) and (b) Switching pulses for T1, T3 and T5 (simulated and hardware respectiVely); (c) and (d) Switching pulses for T7, S1 and S3 (simulated and hardware respectiVely); (e) and (f) Switching pulses for SCH1, S5 and S7 (simulated and hardware respectiVely); (g) and (h) Switching pulses for SCH2 (simulated and hardware respectiVely).
Figure 13. Gating signal of 13 leVel SCMLI: (a) and (b) Switching pulses for T1, T3 and T5 (simulated and hardware respectiVely); (c) and (d) Switching pulses for T7, S1 and S3 (simulated and hardware respectiVely); (e) and (f) Switching pulses for SCH1, S5 and S7 (simulated and hardware respectiVely); (g) and (h) Switching pulses for SCH2 (simulated and hardware respectiVely).
Energies 13 01556 g013aEnergies 13 01556 g013b
Figure 14. (i) and (j) Output Voltage (20.5 V/diV) and output current ( × 100) (0.205 A/diV). (il) Voltage across capacitors C1, C2, C3, and C4. (mp) Voltage across switches S1 and T1.
Figure 14. (i) and (j) Output Voltage (20.5 V/diV) and output current ( × 100) (0.205 A/diV). (il) Voltage across capacitors C1, C2, C3, and C4. (mp) Voltage across switches S1 and T1.
Energies 13 01556 g014aEnergies 13 01556 g014b
Figure 15. (ad) Switching pulses across switches T1, T3, T5, T7, S1, S3. (e) and (f) Output Voltage of 31 leVel inVerter 31.25 V/diV. (g) and (h) Voltage across capacitors C1, C2, and C3.
Figure 15. (ad) Switching pulses across switches T1, T3, T5, T7, S1, S3. (e) and (f) Output Voltage of 31 leVel inVerter 31.25 V/diV. (g) and (h) Voltage across capacitors C1, C2, and C3.
Energies 13 01556 g015aEnergies 13 01556 g015b
Figure 16. THD in output Voltage; (a) symmetric, (b) asymmetric.
Figure 16. THD in output Voltage; (a) symmetric, (b) asymmetric.
Energies 13 01556 g016
Table 1. Switching states and capacitor mode.
Table 1. Switching states and capacitor mode.
S1S2S3S4SCHIC1C2Level
OFFONOFFONOFFNCNCV
OFFONONOFFONCD2V
ONOFFOFFONONDC2V
ONOFFONOFFOFFDD3V
Table 2. Switching states of the proposed symmetrical 13 level SCMLI.
Table 2. Switching states of the proposed symmetrical 13 level SCMLI.
S1S3SCH1T1T3S5S7SCH2T5T7LevelC1C2C3C4
00011000110VNCNCNCNC
0001000000VNCNCNCNC
00010000102VNCNCNCNC
01110000103VCDNCNC
10110011104VDCCD
11010101105VNCNCDC
11010110106VDDDD
0000100011−VNCNCNCNC
0000100001−2VNCNCNCNC
0110100001−3VCDNCNC
1010101101−4VDCCD
1100110101−5VNCNCDC
1100111001−6VDDDD
Table 3. Switching for the generation of 31 voltage level.
Table 3. Switching for the generation of 31 voltage level.
ModesConducting SwitchesCapacitor StatesUpper Basic UnitLower Basic UnitVoltage LeVel
C1C2C3C4
1S2,S4,S6,S8,T1,T3,T5,T7NCNCNCNC0V0V0V
2S2,S4,S6,S8,T1,T4,T6,T8NCNCNCNCV0VV
3S2,S3,S6,S8,SCH1,T1,T4,T6,T8CDNCNC2V0V2V
4S1,S3,S6,S8,T1,T4,T6,T8DDNCNC3V0V3V
5S2,S4,S6,S8,T1,T3,T5,T8NCNCNCNC0V4V4V
6S2,S4,S6,S8,T1,T4,T5,T8NCNCNCNCV4V5V
7S1,S4,S6,S8,SCH1,T1,T4,T5,T8DCNCNC2V4V6V
8S1,S3,S6,S8,T1,T4,T5,T8DDNCNC3V4V7V
9S2,S4,S6,S7,SCH2,T1,T3,T5,T8NCNCCD0V8V8V
10S2,S4,S5,S8,SCH2,T1,T4,T5,T8NCNCDCV8V9V
11S2,S3,S6,S7,SCH1,SCH2,T1,T4,T5,T8CDCD2V8V10V
12S1,S3,S5,S8,SCH2,T1,T4,T5,T8DDDC3V8V11V
13S2,S4,S5,S7,T1,T3,T5,T8NCNCDD0V12V12V
14S2,S4,S5,S7,T1,T4,T5,T8NCNCDDV12V13V
15S1,S4,S5,S7,SCH1,T1,T4,T5,T8DCDD2V12V14V
16S1,S3,S5,S7, T1,T4,T5,T8DDDD3V12V15V
17S2,S4,S6,S8,T2,T3,T5,T7NCNCNCNCV0VV
18S2,S3,S6,S8,SCH1,T2,T3,T5,T7CNCNCNC2V0V−2V
19S1,S3,S6,S8,T2,T3,T5,T7DDNCNC3V0V−3V
20S2,S4,S6,S8,T2,T4,T6,T7NCNCNCNC0V4V−4V
21S2,S4,S6,S8,T2,T3,T6,T7NCNCNCNCV4V−5V
22S1,S4,S6,S8,SCH1,T2,T3,T6,T7DCNCNC2V4V−6V
23S1,S3,S6,S8,T2,T3,T6,T7DDNCNC3V4V−7V
24S2,S4,S6,S7,SCH2,T2,T4,T6,T7NCNCCD0V8V−8V
25S2,S4,S5,S8,SCH2,T2,T3,T6,T7NCNCDCV8V−9V
26S2,S3,S6,S7,SCH1,SCH2,T2,T3,T6,T7CDCD2V8V−10V
27S1,S3,S5,S8,SCH2,T2,T3,T6,T7DDDC3V8V−11V
28S2,S4,S5,S7,T2,T4,T6,T7NCNCDD0V12V−12V
29S2,S4,S5,S7,T2,T3,T6,T7NCNCDDV12V−13V
30S1,S4,S5,S7,SCH1,T2,T3,T6,T7DCDD2V12V−14V
31S1,S3,S5,S7,T2,T3,T6,T7DDDD3V12V−15V
Table 4. Comparison of proposed topology with other symmetric SCMLI.
Table 4. Comparison of proposed topology with other symmetric SCMLI.
SCMLI Presented InNLNdcNSNCTSV
[27]1331835
[28] (m = 1)1742045
(m = 2)3343286
[29]1321445.3
[24]1721845
[25]1321645.6
Proposed (m = 1)1321845.66
(m = 2)3722885.66
Table 5. Comparison of proposed with other asymmetric SCMLI.
Table 5. Comparison of proposed with other asymmetric SCMLI.
SCMLI Presented InNLNdcNSNCTSV
[28]4921646.25
[29]3121445.33
[24]4921846
[25]3121645.67
Proposed (m = 1)3121845.66
(m = 2)19922885.66
Table 6. Comparison with other extended. Structure of SCMLI.
Table 6. Comparison with other extended. Structure of SCMLI.
TopologiesNLNSNC
CHB2m + 14m0
[30]6m + 110m3m
[31]4m + 16m2m
[32]2m + 15m − 1m − 1
[33]2m + 3m + 5m
[28]4m − 16m − 22m − 1
Proposed symmetric4(3m) + 110m + 84m
Proposed asymmetric2(3m + (3m + 1)3m) + 110m + 84m
Table 7. Parameters used in simulation and hardware.
Table 7. Parameters used in simulation and hardware.
Parameters/ComponentsAttributes
Two DC Voltage supply12 V each for symmetric, 7.5 and 30 V for asymmetric configuration
Fundamental frequency50 Hz
Switching frequency50 Hz
Four electrolytic capacitors4700 µf, 50 V
Two power diode10 A
Eighteen IGBT Switches1200 V, 25 A
Load250 Ω

Share and Cite

MDPI and ACS Style

Ahmad, A.; Anas, M.; Sarwar, A.; Zaid, M.; Tariq, M.; Ahmad, J.; Beig, A.R. Realization of a Generalized Switched-Capacitor Multilevel Inverter Topology with Less Switch Requirement. Energies 2020, 13, 1556. https://doi.org/10.3390/en13071556

AMA Style

Ahmad A, Anas M, Sarwar A, Zaid M, Tariq M, Ahmad J, Beig AR. Realization of a Generalized Switched-Capacitor Multilevel Inverter Topology with Less Switch Requirement. Energies. 2020; 13(7):1556. https://doi.org/10.3390/en13071556

Chicago/Turabian Style

Ahmad, Anzar, MU Anas, Adil Sarwar, Mohammad Zaid, Mohd Tariq, Javed Ahmad, and Abdul R. Beig. 2020. "Realization of a Generalized Switched-Capacitor Multilevel Inverter Topology with Less Switch Requirement" Energies 13, no. 7: 1556. https://doi.org/10.3390/en13071556

APA Style

Ahmad, A., Anas, M., Sarwar, A., Zaid, M., Tariq, M., Ahmad, J., & Beig, A. R. (2020). Realization of a Generalized Switched-Capacitor Multilevel Inverter Topology with Less Switch Requirement. Energies, 13(7), 1556. https://doi.org/10.3390/en13071556

Note that from the first issue of 2016, this journal uses article numbers instead of page numbers. See further details here.

Article Metrics

Back to TopTop