Next Article in Journal
A Double-Layer Dual-Polarized Huygens Metasurface and Its Meta-Lens Antenna Applications
Next Article in Special Issue
Novel Method for Image-Based Quantified In Situ Transmission Electron Microscope Nanoindentation with High Spatial and Temporal Resolutions
Previous Article in Journal
Microfluidic Study of Enhanced Oil Recovery during Flooding with Polyacrylamide Polymer Solutions
Previous Article in Special Issue
Prediction of Device Characteristics of Feedback Field-Effect Transistors Using TCAD-Augmented Machine Learning
 
 
Article
Peer-Review Record

Disturbance Characteristics of 1T DRAM Arrays Consisting of Feedback Field-Effect Transistors

Micromachines 2023, 14(6), 1138; https://doi.org/10.3390/mi14061138
by Juhee Jeon, Kyoungah Cho and Sangsig Kim *
Reviewer 1: Anonymous
Reviewer 2:
Reviewer 3:
Micromachines 2023, 14(6), 1138; https://doi.org/10.3390/mi14061138
Submission received: 24 April 2023 / Revised: 23 May 2023 / Accepted: 27 May 2023 / Published: 28 May 2023

Round 1

Reviewer 1 Report

I have carefully read the work entitled “Disturbance Characteristics of 1T DRAM Arrays Consisting of Feedback Field-Effect Transistors”. In this manuscript, the author reported some important results on the1T DRAM consisting of a FBFET and investigate the memory operation and disturbance in a 3 × 3 array structure through mixed-mode simulations. This work first introduced the characteristics of one single 1T DRAM cell, explained the working principle of FBFET, and demonstrated its retention characteristics. And then, for 3 × 3 DRAM arrays, the author researched on inter cell disturbances and provided evidence for them. Finally, they compared this work with other proposed DRAM performance parameters and showed superiority. According to this manuscript, it was revealed through mixed mode technology computer aided design (TCAD) simulation that the FBFET-based DRAM array does not cause disturbance to the surrounding cells during operation. This study demonstrated the potential of 1T DRAM for high-performance and energy-efficient memory as a substitute for conventional DRAM. Based on these results, I would like to recommend it for publication in Micromachines after addressing the following minor comments.

 

1.      In Introduction part the author mentioned that "The cell reliability in an array structure is closely related to device malfunctioning". There are multiple factors affecting device reliability, and disturbances in the array are only one aspect. I think the author should clarify why disturbances are studied more clearly.

2.      Line 37 of the first page, there is a number “17”, which I don't quite understand. Is it a reference?

3.      Although multiple parameters have been compared in section 3.3, I still would like to see some comparisons on endurance.

4.      Table 2 is only a comparison of energy consumption under different operating states in this proposed 1T DRAM, so I suggest other device energy consumption comparisons can also be added.

No

Author Response

Please see the attachment.

Author Response File: Author Response.pdf

Reviewer 2 Report

The technique issue to be solved,

1. It was claimed that the retention time is as long as 1s. However, no simulation or measurement results for maintaining of 1s can be found. Please demonstrate this data for better comprehensions.

2. No layout information can be found here. 1T structure does not equal to compact layout. Please compare this structure with conventional DRAM in terms of layout, linewidth, etc.

good

Author Response

Please see the attachment.

Author Response File: Author Response.pdf

Reviewer 3 Report

See enclosed file.

Comments for author File: Comments.pdf

Good quality of English language. Minor corrections required. 

Author Response

Please see the attachment.

Author Response File: Author Response.pdf

Back to TopTop